Linear Regulator IP, UMC 40nm LP process
Overview
3.3V to 1.1V/100mA REG, Linear Regulator, UMC 40nm LP/RVT Low-K Logic process.
Technical Specifications
Foundry, Node
UMC 40nm LP
UMC
Pre-Silicon:
40nm
LP
Related IPs
- Single Port SRAM Compiler IP, UMC 65nm SP process
- 30 mA linear voltage regulator
- LPDDR3-PHY Command/address block for LightCo ; UMC 40nm LP/RVT Logic Process
- 40nm LPDDR3-PHY Data block for LightCo ; UMC 40nm LP/LVT Logic Process
- Linear Regulator, Low Noise optimized for sensitive application such as RF or PLL blocks
- Low Dropout Linear Regulator - TSMC 0.18µ