3.3V to 0.3V and VCCK-0.3V / 10mA voltage source for N/P well forward body bias, Linear Regulator, UMC 55nm uLP/RVT Low-K Logic Process

Overview

3.3V to 0.3V and VCCK-0.3V / 10mA voltage source for N/P well forward body bias, Linear Regulator, UMC 55nm uLP/RVT Low-K Logic Process

Technical Specifications

Foundry, Node
UMC 55nm Logic/Mixed_Mode uLP
UMC
Pre-Silicon: 55nm
×
Semiconductor IP