RAM RHEA compiler IP
Filter
Compare
264
IP
from 84 vendors
(1
-
10)
-
High performance 8-bit micro-controller with 256 bytes on-chip Data RAM, three 16-bit timer/counters, and two 16-bit dptr; 0.25um UMC Logic process.
- 8-bit CPU pin and instruction set compatible with 8032
- Additional DEC DPTR instruction
- 64K external program memory
- 64K external data memory
-
Register Indirect RAM Access
- Easy integraton
- AMBA AHB 3.0 Compatible
- AHB Reads, Writes
- Burst Types: Single, INCR, INCR4, INCR18, INCR16
-
USB 2.0 Device, Software based enumeration RAM Interface (USB20SR)
- USB 2.0 USB IF high-speed certified (TID# 70680007)
- Supports both High Speed (480 Mbps) and Full Speed (12 Mbps)
- High speed or Full speed operation selection through Software
- ULPI Interface support
-
Parameterizable RAM Built In Self Test
- Fully static, synthesizable RAM BIST
- Independent Set of Test Algorithms for Application specific Test Coverage
- RAM Structure independent Algorithms
- Data Retention Rest
-
RAM 8b, 16b, and 32b data widths - TSMC 180nm
- 8b, 16b, and 32b data widths available.
- Up to 250MHz clock operation.
- Read and write data busses may tie for single bus operation.
- Available production test RTL.
- VDD 1.6V – 2.0V.
- Data retention to 0.9V.
-
Static RAM Controller
- The SRAM-CTRL implements a Static Random Access Memory (SRAM) Controller translating AHB, or AXI4, or APB bus reads and writes into reads and writes with the signaling and timing of a standard 32-bit synchronous SRAM.
- The type of host interface is user-defined at synthesis time.