Standard Cell (Generic) Library IP, LVT, 12 tracks, UMC 40nm LP process
Overview
UMC 40nm LP/LVT Logic process 12-Track high speed Generic Core Cell Library (C50).
Technical Specifications
Foundry, Node
UMC 40nm LP
UMC
Pre-Silicon:
40nm
LP
Related IPs
- CSMC 0.13um 9track LVT Standard Cell Library, 1.2v operating voltage
- Standard Cell (Ultra High Speed) Library IP, LVT, 12 tracks, UMC 55nm LP process
- Standard Cell PowerSlash(TM) Library IP, LVT, 12 tracks, UMC 28nm HLP process
- Standard Cell PowerSlash(TM) Library IP, LVT, 12 tracks, UMC 40nm LP process
- Standard Cell PowerSlash(TM) Library IP, LVT, 12 tracks, UMC 55nm LP process
- Standard Cell (ECO) Library IP, LVT, 12 tracks, UMC 40nm LP process