DDR3 memory - How to Win with Low Power and Reduced Thermal Solutions
Embedded.com (04/12/08, 07:26:00 PM EDT)
The power struggle between DDR2 and DDR3 continues the tradeoff game between bandwidth and latency. The timing shifts required by the DDR3 flyby topology change the time at which byte lanes demand power by utilizing additional Delay Lock Loop within the controller itself. More DLL's require more power and generate heat as a byproduct.
As the shifts in timing for read and writes are spread out, the demand for power over time dramatically reduces the impact on instantaneous demand on SSO. This is a definite advantage for the memory module where memory reads are generated. DDR3 also introduces a lower voltage further reducing power consumption.
The demand for low power in embedded applications has finally been echoed in the voices at the standards organizations. As the voltage levels for memory devices are reduced, the difference in absolute value between the core voltages and interconnect voltages has become smaller and smaller.
Since power consumption relates directly to core voltage, the reduction in power consumption from generation to generation of DRAM memory is rapidly diminishing.
The problem grows as we look into the arena of stacking components or stacking die into packages where thermal dissipation plays a predominant role; next generation generally means larger die size and more transistors consuming more power and generating more heat.
To read the full article, click here
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related White Papers
- Memory Design Considerations When Migrating to DDR3 Interfaces from DDR2
- DDR3 memory interface controller IP speeds data processing applications
- DDR Memory Systems at the Heart of Consumer Electronics
- How to design 65nm FPGA DDR2 memory interfaces for signal integrity
Latest White Papers
- Reimagining AI Infrastructure: The Power of Converged Back-end Networks
- 40G UCIe IP Advantages for AI Applications
- Recent progress in spin-orbit torque magnetic random-access memory
- What is JESD204C? A quick glance at the standard
- Open-Source Design of Heterogeneous SoCs for AI Acceleration: the PULP Platform Experience