Successive Approximation ADC_3M10b

Overview

Innosilicon SARADC IP is a small-sized, low power analog to digital converter with input channel and Standard I/O multiplexed. The converter is a charge-redistribution successive approximation ADC based. It contains 16 input channels and outputs 12-bit conversion data.

Key Features

  • Area: 0.425mm2 (850um x 500um) with IO and ESD
    • Note: The area parameters are for reference only. Please refer to the final LEF file for the actual values.
  • 12­bit resolution
  • Up to 3MS/s sampling rate
  • 16 single-ended input channels
  • Current consumption: 3mA @ 3MS/s
  • DNL < 2LSB, INL < 4LSB

Benefits

  • Low power consumption
  • Fully customizable
  • Small area
  • Simple integration process

Deliverables

  • Databook and detailed physical implementation guides
  • Complete set of timing models
  • Library Exchange Format (LEF)
  • Encrypted Verilog Models
  • Layout vs. Schematic (LVS) report
  • GDSII database

Technical Specifications

Foundry, Node
SMIC 40nm, GF 40nm, UMC 40nm
GLOBALFOUNDRIES
In Production: 40nm LP
Silicon Proven: 40nm LP
SMIC
In Production: 40nm LL
Silicon Proven: 40nm LL
UMC
In Production: 40nm
Silicon Proven: 40nm
×
Semiconductor IP