The INNOSILICON DDR IPTM Mixed-Signal DDR4/3/LPDDR3 COMBO PHYs provide turnkey physical interface solutions for ICs requiring access to JEDEC compatible SDRAM devices. It is optimized for low power and high speed applications with robust timing and small silicon area. It supports all JEDEC DDR4/3/LPDDR3 SDRAM components in the market. The PHY components contain DDR specialized functional and utility I/Os, critical timing synchronization module (TSM) and a low power/jitter DLLs with programmable fine-grain control for any SDRAM interface.
Note that all INNOSILICON PHY is pre-assembled with.lib, LEF and GDS so that it is very easy to integrate the PHY with any existing SoC floor plan. DDRn bus width can be from 4 bit to 72 bit or more. INNOSILICON is happy to pre-assemble each PHY for our customer so that integration becomes extremely easy.
The combo PHY solution includes DDRn controller and PHY, supporting DDR4/3/LPDDR3. With configurable timing and driving strength parameters to interface to the wide variety of SDRAMs, the PHY is very flexible with advanced command capability to increase SDRAM operation efficiency.
DDR4/3/LPDDR3 Combo PHY & Controller
Overview
Key Features
- DDR4/3 and LPDDR3 modes & signaling, rates from 20Mbps up to 1600Mbps (DDR4/3) and 1333Mbps (LPDDR3), respectively
- x16/x32 data path interface extendable
- Multiple drive strengths adjustable
- 1.2V/1.35V/1.5V/1.8V JEDEC IO standard, support 1.2V POD_12 and 1.35V/1.5V/1.8V SSTL I/Os
- Independent read and write timing adjustments with auto calibration
- Programmable write post-amble (0.5 tCK or 1.5 tCK)
- Supports point to point memory sub systems and multi-rank
- PVT compensation and timing calibration for all corner reliability
- At speed BIST, scan insertion, PAD and internal loopback modes
- Various power-down modes for low power including self-refresh support
- Low jitter with superior noise rejection
- APB Port register access interface
- Implemented using 1.1V RVT&LVT core devices and 2.5V gate oxide IO devices
- Supports both wire-bond and flip- chip packaging
- Support different DDRn type signal mapping for feasible PCB layout
Benefits
- Fully pre-assemble design, Drop-in hard macro to ease integration and speed time to market,
- Zero risk with robust ESD architecture
- Maintains self-refresh I/O drive state during VDD power down
- Extensive EDA tool support for various design automation flows
- Optional CKE retention mode permits VDD and all non-essential I/Os to be powered down while retaining the external SDRAMs in self refresh mode
- DFI3.1 compliant memory controller interface
- Flexible pad ring configuration to adapt for various design and chip scenarios
- Integration with other INNOSILICON interface IP
- Takes full advantage of process power savings and speed capability
- Best in class low noise design to ensure best timing margin and signal integrity
- DFT functions to reduce test time and ensure high test coverage
- Several programmable PHY operating modes through simple register interface
- Per Bit De-skew to improve composite data eye during read cycles at high speed
Deliverables
- Verilog models
- LEF
- Place-and-route abstracts
- GDSII files
- LVS netlists
- Optional extracted HSPICE netlist for I/Os
- Data book, Application notes
- Silicon validation and ESD testing results
- Optional PCB reference design and Package Electrical Model
- Documentation: Documentation for the Innosilicon PHY will be delivered as part of the access package.
Technical Specifications
Foundry, Node
SMIC 40nm
Maturity
Silicon Proven
Availability
Available
SMIC
In Production:
40nm
LL
Silicon Proven: 40nm LL
Silicon Proven: 40nm LL
Related IPs
- HDMI 2.0/MHL RX Combo 1P PHY 6Gbps in TSMC 28nm HPC 1.8V, North/South Poly Orientation
- D2D Controller addon for D2D SR112G PHY with CXS interface
- 224G Ethernet PHY, TSMC N3E x4, North/South (vertical) poly orientation
- MIPI C-PHY/D-PHY combo Rx
- 224G Ethernet PHY, Intel 18A x4, North/South (vertical) poly orientation
- 224G Ethernet PHY, TSMC N2P x4, North/South (vertical) poly orientation