The INNOSILICON DDR IPTM Mixed-Signal DDR4/3/2 PHYs provide turnkey physical interface solutions for ICs requiring access to JEDEC compatible SDRAM devices. It is optimized for low power and high speed applications with robust timing and small silicon area. It supports all JEDEC DDR4/3/2 SDRAM components in the market. The PHY components contain DDR specialized functional and utility SSTL I/Os, critical timing synchronization module (TSM) and a low power/jitter DLLs with programmable fine-grain control for any SDRAM interface.
Note that all INNOSILICON PHY is pre-assembled with.lib, LEF and GDS so that it is very easy to integrate the PHY with any existing SoC floor plan. DDRn bus width can be from 4 bit to 72 bit or more. INNOSILICON is happy to pre-assemble each PHY for our customer so that integration becomes extremely easy.
The combo PHY solution includes DDRn controller and PHY, supporting DDR4/3/2. With configurable timing and driving strength parameters to interface to the wide variety of SDRAMs, the PHY is very flexible with advanced command capability to increase SDRAM operation efficiency.
DDR4/3/2 Combo PHY & Controller
Overview
Key Features
- DDR4/DDR3/DDR2 modes & signaling, rates from 100Mbps up to 2400Mbps
- x16/x32/x72 data path interface extendable
- 1.8V/1.5V SSTL & 1.2V POD JEDEC standard IO
- Multiple drive strengths adjustable
- Independent read and write timing adjustments with auto calibration
- Low latency with programmable timings for secure data handling
- Per bit deskew support
- Supports point to point memory sub systems and multi-rank
- PVT compensation and timing calibration for all corner reliability
- At speed BIST, scan insertion
- Various power-down modes for low power including self-refresh support
- Low jitter with superior noise rejection
- APB Port register access interface
- Dual Row IO implementation and more
- Implemented using 0.9V RVT&LVT core devices and 1.8V gate oxide IO devices
- Supports both wire-bond and flip- chip packaging
- Wire-bond speed is package limited
Benefits
- Fully pre-assemble design, Drop-in hard macro to ease integration and speed time to market
- Zero risk with robust ESD architecture
- Maintains self-refresh I/O drive state during VDD power down
- Extensive EDA tool support for various design automation flows
- DFI2.1 compliant memory controller interface
- Takes full advantage of process power savings and speed capability
- Best in class low noise design to ensure best timing margin and signal integrity
- DFT functions to reduce test time and ensure high test coverage
- Several programmable PHY operating modes through simple register interface
- Per Bit De-skew to improve composite data eye during read cycles at high speed
Deliverables
- Verilog models
- LEF
- Place-and-route abstracts
- GDSII files
- LVS netlists
- Optional extracted HSPICE netlist for I/Os
- Data book, Application notes
- Silicon validation and ESD testing results
- Optional PCB reference design and Package Electrical Model
- DocumentationL: Documentation for the Innosilicon PHY will be delivered as part of the access package.
Technical Specifications
Foundry, Node
TSMC 28/22nm, SMIC 28nm, UMC 28nm
Maturity
Silicon Proven
Availability
Available
SMIC
In Production:
28nm
Silicon Proven: 28nm
Silicon Proven: 28nm
TSMC
In Production:
22nm
,
28nm
Silicon Proven: 22nm , 28nm
Silicon Proven: 22nm , 28nm
UMC
In Production:
28nm
Silicon Proven: 28nm
Silicon Proven: 28nm
Related IPs
- HDMI 2.0/MHL RX Combo 1P PHY 6Gbps in TSMC 28nm HPC 1.8V, North/South Poly Orientation
- D2D Controller addon for D2D SR112G PHY with CXS interface
- 224G Ethernet PHY, TSMC N3E x4, North/South (vertical) poly orientation
- MIPI C-PHY/D-PHY combo Rx
- 224G Ethernet PHY, Intel 18A x4, North/South (vertical) poly orientation
- 224G Ethernet PHY, TSMC N2P x4, North/South (vertical) poly orientation