PCIe3 SSCG PLL - TSMC 12FFC
Overview
Analog Bits’ Programmable SERDES provides a Physical Media Attachment (PMA) Layer and synthesizable Physical Coding Sublayer (PCS). The integrated PHY for PCIe 4.0 operates at 2.5Gbps, 5Gbps, 8Gbps and 16Gbps, and is designed to meet higher performance standards required for enterprise market applications. The PHY additionally features an interface capability that allows integration with other customer-designed serial protocol PCS layers at any baud rate up to 16Gbps. The PMA is delivered as a hard macro while the fully-synthesizable soft PCS includes performing all necessary calibration and self-test functions. The universal PHY architecture allows forming arbitrarily wide efficient links by being independent of the need for a common CMU.
Technical Specifications
Foundry, Node
TSMC 12nm CLN12FFC
TSMC
Pre-Silicon:
12nm
Related IPs
- Die-to-Die, 112G Ultra-Extra Short Reach PHY Ported to TSMC 12FFC X16, North/South (vertical) poly orientation
- Die-to-Die, 112G Ultra-Extra Short Reach PHY Ported to TSMC 12FFC X8, North/South (vertical) poly orientation
- DisplayPort 1.4 TX PHY, TSMC 12FFC, North/South Poly Orientation
- USB-C 3.1/DP TX PHY for TSMC 12FFC, North/South Poly Orientation
- PCIe3 SSCG PLL - GLOBALFOUNDRIES 12LP
- PCIe3 SSCG PLL - GLOBALFOUNDRIES 12LP+