MIPI D-PHY DSI RX (Receiver) IP

Overview

The MXL-DPHY-DSI-RX is a high-frequency low-power, low-cost, source-synchronous, Physical Layer compliant with the MIPI Alliance Standard for D-PHY. The IP is configured as a MIPI slave and consists of 3 lanes: 1 Clock lane and 2 data lanes, which makes it suitable for display interface applications (DSI). The High-Speed signals have a low voltage
swing, while Low-Power signals have large swing. High-Speed functions are used for High-Speed Data traffic while low power functions are mostly used for control.

Key Features

  • Consists of 1 Clock lane and 2 Data lanes
  • Complies with MIPI Standard 1.0 for D-PHY
  • Supports both high speed and low-power modes
  • 80 Mbps to 1Gbps data rate in high speed mode
  • 10 Mbps data rate in low-power mode
  • High Speed Serializer and Deserializers included
  • Include circuitry for production test
  • Low power dissipation

Benefits

  • Area and performance optimized for DSI RX.

Block Diagram

MIPI D-PHY DSI RX (Receiver) IP Block Diagram

Video

Mixel MIPI DSI D-PHY Demonstration

Applications

  • Mobile
  • Displays
  • IoT
  • VR/AR/MR
  • Consumer electronics
  • Automotive

Deliverables

  • Specifications
  • GDSII
  • LVS netlist
  • LEF file
  • IBIS Model
  • Verilog Model
  • Timing Model
  • Integration Guidelines
  • RTL
  • Documentation
  • One year support

Technical Specifications

Foundry, Node
Various, Upon request
Maturity
Silicon Proven
Availability
Now
TSMC
Silicon Proven: 40nm LP , 65nm LP
×
Semiconductor IP