PCIE Gen.II PHY; UMC 65nm LP/RVT LowK Logic Process.
Overview
PCIE Gen.II PHY; UMC 65nm LP/RVT LowK Logic Process.
Technical Specifications
Foundry, Node
UMC 65nm
UMC
Pre-Silicon:
65nm
LL
,
65nm
LP
,
65nm
SP
Related IPs
- LPDDR3-PHY Command/address block for LightCo ; UMC 40nm LP/RVT Logic Process
- High performance 8-bit micro-controller with 256 bytes on-chip Data RAM, three 16-bit timer/counters, and two 16-bit dptr; 0.25um UMC Logic process.
- 40nm LPDDR3-PHY Data block for LightCo ; UMC 40nm LP/LVT Logic Process
- UMC 55nm LP/RVT LowK Logic Process 2.5VOD3.3V device RTC Core Library
- 10 bit 1MSPS A/D Converter; UMC 40 nm LP/RVT Low-K Logic Process
- 10 bit 1MSPS A/D Converter; UMC 40 nm LP/RVT Low-K Logic Process