The CL12661K4T1AM2JIP is an ideal means to link Camera Modules or CMOS Image Sensor (CIS) to Host System. The CL12661K4T1AM2JIP is designed to support data rate in excess of maximum 1.5Gbps utilizing sub-LVDS / MIPI-DPHY interface specification. The CL12661K4T1AM2JIP can change Interface type to same PAD for changing mode.
MIPI D-PHY/sub-LVDS combo Transmitter 1.5G/1.0Gbps 4-Lane
Overview
Key Features
- MIPI DPHY v1-1 / MIPI CSI2 compliant
- Differential signal of almost CIS serial outputs support
- 1) sub-LVDS (Maximum 1.0Gbps)
- 2) MIPI-DPHY (Maximum 1.5Gbps)
- Input Clock Frequency:
- (sub-LVDS mode Clock Generator Input) SCK=~1000MHz
- (MIPI-DPHY mode Clock Generator Input) SCK=~1500MHz
- (sub-LVDS 8/10/12/14/16 bit SER) PCK_N= ~100MHz
- (MIPI-DPHY 8bit SER) PCK_N= ~313MHz
- Output Clock Frequency: ~750MHz Output Data Rate: ~1.5Gbps
- Power Supply : 1.8V( I/O, Analog) 1.1V(Core)
- Max TX Lane Number: Clock 1-port / Data 4 -ports (lanes)
- Data Input Path:
- 1) MIPI DPHY (8bit Parallel)
- 2) Others (8, 10, 12, 14, 16 bit Parallel)
- Include Power Down Mode
- Output impedance Adjustable in settings
- Process TSMC 40LP
- Various process porting support available ( Please contact us. )
- Supporting Link-layer (Soft Macro): CD12661IP
Benefits
- We are IP design professional engineering company, so we can provide the high quality and good performance solution. Also we can provide not only single-interface PHY but also multi-interface PHY.
- We are making the PHY to meet customer specification by having our own IP data base resource. Our business is very flexibility IP license model, and then we have a lot of license to many sensor companies.
- Our products can contribute to your business.
Applications
- Camera Application
- Security Camera
- Mobile-Phone Camera
- DSC(Digital Still Camera)
- Medical Camera
- SLR
- 3D Camera
- Camcorder
- ISP(Image Signal Processer)
Deliverables
- Verilog Model (verilog / vcs)
- .db file / .lib(Option) file
- symbol / LVS netlist / Hspice netlist(Option)
- LEF, layer map file, layout technology file
- Layout Verification Report (DRC & LVS), Command file
- Datasheet (This file) /Application Note (Usage connection CIS)
- Packaging and Layout Guideline / PCB Guideline
- Static Delay Analysis (STA) Guideline
- Testing Guideline (Option)
- TX or RX Verilog Model and Test Vector(Option)
- CMOS Image Sensor Verilog Models(Option)
- Combo Link Layer IP(CD12661IP) and FPGA Board(Option)
Technical Specifications
Foundry, Node
TSMC 40LP
Maturity
Silicon Proven
Availability
Now
TSMC
Silicon Proven:
40nm
LP
Related IPs
- Camera MIPI D-PHY v1-1 1.5Gbps / sub-LVDS combo Receiver 4-Lane
- MIPI D-PHY/LVDS combo Transmitter 700Mbps 8-Lane
- Display LVDS/MIPI D-PHY/sub-LVDS combo Transmitter 1.0G/2.5G/1.0Gbps 10-Lane
- MIPI C-PHY-D-PHY Combo PHY IP on TSMC 28nm HPC+
- MIPI C-PHY/D-PHY Combo CSI-2 TX (Transmitter) IP in TSMC 65LP
- MIPI D-PHY/LVDS Combo TX (Transmitter) for Automotive in Samsung 28FDSOI