DDR3L Controller IP

Overview

DDR3L interface provides full support for the DDR3L interface, compatible with DDR3L protocol standard of 8GB_DDR3L and DFI-version 3.1 or higher Specification Compliant. Through its DDR3L compatibility, it provides a simple interface to a wide range of low-cost devices. DDR3L IIP is proven in FPGA environment. The host interface of the DDR3L can be simple interface or can be AMBA AHB, AMBA AHB-Lite, AMBA APB, AMBA AXI, AMBA AXI-Lite, Tilelink, OCP, VCI, Avalon, PLB, Wishbone or Custom protocol.

Key Features

  • Supports DDR3L protocol standard of 8GB_DDR3L.pdf.
  • Compliant with DFI-version 3.1 or higher Specification.
  • Supports up to 8 GB device density.
  • Supports Programmable Write latency and Read latency.
  • Supports On-the-fly for burst length.
  • Supports Programmable burst lengths: 4, 8.
  • Supports for All Mode register programming.
  • Supports 8 internal banks.
  • Supports the following devices
    • -> X4
    • -> X8
    • -> X16
  • Supports the following burst order
    • -> Sequential
    • -> Interleave
  • Supports for Write data Mask.
  • Supports for Power Down features.
  • Supports for input clock stop and frequency change.
  • Supports for DLL.
  • Supports for Write leveling.
  • Supports for automatic self refresh(ASR).
  • Supports for self refresh mode.
  • Supports for Self Refresh Temperature (SRT).
  • Supports for Multipurpose Register.
  • Supports for Nominal and dynamic ODT (On-Die Termination) for data, strobe and mask signals.
  • Supports up to 16 AXI ports with data width up to 512 bits.
  • Supports controllable outstanding transactions for AXI write and read channels
  • Supports in port arbitration and multi-port arbitration.
  • Supports Error Checking and correction (ECC).
  • Supports retry on ECC error, with retry limit user controllable.
  • Supports high clock speeds in ASIC and FPGA.
  • Supports user programmable page policy.
    • -> Closed page policy
    • -> Open page policy
  • Supports all speed grades as per specification.
  • Supports reordering of transactions for higher performance.
  • Quickly validates the implementation of the DDR3L standard of 8GB_DDR3L.pdf.
  • Fully synthesizable
  • Static synchronous design.
  • Positive edge clocking and no internal tri-states.
  • Scan test ready
  • Simple interface allows easy connection to microprocessor/microcontroller devices
  • Build in self test to test all locations in memory to identify damaged locations

Benefits

  • Single site license option is provided to companies designing in a single site.
  • Multi sites license option is provided to companies designing in multiple sites.
  • Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
  • Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.

Deliverables

  • The DDR3L interface is available in Source and netlist products.
  • The Source product is delivered in verilog. If needed VHDL, SystemC code can also be provided.
  • Easy to use Verilog Test Environment with Verilog Testcases.
  • Lint, CDC, Synthesis, Simulation Scripts with waiver files.
  • IP-XACT RDL generated address map.
  • Firmware code and Linux driver package.
  • Documentation contains User s Guide and Release notes.

Technical Specifications

Maturity
Getting used at customer site
×
Semiconductor IP