LPDDR4 Controller IP

Welcome to the ultimate LPDDR4 Controller IP hub! Explore our vast directory of LPDDR4 Controller IP
All offers in LPDDR4 Controller IP
Filter
Filter

Login required.

Sign in

Login required.

Sign in

Login required.

Sign in

Compare 25 LPDDR4 Controller IP from 9 vendors (1 - 10)
  • LPDDR4X / LPDDR4 Controller
    • Maximizes bus efficiency via look-ahead command processing, bank management, and auto-precharge
    • Latency minimized via parameterized pipelining
    • Achieves high clock rates with minimal routing constraints
    • Supports full-rate, half-rate and quarter-rate clock operation
    • Multi-mode controller support
    Block Diagram -- LPDDR4X / LPDDR4 Controller
  • LPDDR4/4x IP solution
    • Compatible with LPDDR4/4x up to 3733Mbps
    • AXI compliant multi-ports, and data width, FIFO depth, command queue depth configurable
    • DFI compliant interface between controller and PHY
    • Support ECC (error correcting code)
    Block Diagram -- LPDDR4/4x IP solution
  • Simulation VIP for LPDDR4
    • Speed (Mt/s)
    • 2133MHz (4266MT/s)
    • Device Density
    • Supports a wide range of device densities from 4Gb to 32Gb
    Block Diagram -- Simulation VIP for LPDDR4
  • LPDDR4 Synthesizable Transactor
    • Supports 100% of LPDDR4 protocol standard JESD209-4,JESD209-4A,JESD209-4B,JESD209-4C,JESD209-4D,JESD209-4X and JESD209-4Y (proposed)
    • Supports all the LPDDR4 commands as per the specs
    • Supports memory densities upto 32GB
    • Supports device types X8 and X16
    Block Diagram -- LPDDR4 Synthesizable Transactor
  • LPDDR4 DFI Synthesizable Transactor
    • Compliant with DFI version 4.0 or 5.0 Specifications.
    • Supports LPDDR4 devices compliant with JEDEC LPDDR4 SDRAM Standard JESD209-4, JESD209-4A, JESD209-4B, JESD209-4C (Proposed), JESD209-4X and LPDDR4Y (Proposed).
    • Supports for Read data-eye training
    • Supports for Read gate training
    Block Diagram -- LPDDR4 DFI Synthesizable Transactor
  • LPDDR4 DFI Verification IP
    • Compliant with DFI version 4.0 or 5.0 Specifications.
    • Supports LPDDR4 devices compliant with JEDEC LPDDR4 SDRAM Standard JESD209-4, JESD209-4A, JESD209-4B, JESD209-4C (Proposed), JESD209-4X and LPDDR4Y (Proposed).
    • Supports for Read data-eye training
    • Supports for Read gate training
    Block Diagram -- LPDDR4 DFI Verification IP
  • LPDDR DFI Verification IP
    • Compliant with DFI version 2.0 or higher Specifications.
    • Supports LPDDR devices compliant with JEDEC LPDDR SDRAM Standard JESD209A-1.pdf and JESD209B.pdf
    • Supports all Interface Groups.
    • Supports Write Transactions with Data mask
    Block Diagram -- LPDDR DFI Verification IP
  • LPDDR4 Controller IIP
    • Supports LPDDR4 protocol standard JESD209-4, JESD209-4A, JESD209-4B, JESD209-4C, JESD209-4X and JESD209-4Y (Proposed) Specification.
    • Compliant with DFI version 4.0 or 5.0 Specification.
    • Supports up to 16 AXI ports with data width upto 512 bits.
    • Supports controllable outstanding transactions for AXI write and read channels
    Block Diagram -- LPDDR4 Controller IIP
  • LPDDR Controller IIP
    • Supports LPDDR protocol standard and JESD209A-1 and JESD209B Specification
    • Compliant with DFI version 2.0 or higher Specification.
    • Supports up to 16 AXI ports with data width upto 512 bits.
    • Supports controllable outstanding transcations for AXI write and read channels
    Block Diagram -- LPDDR Controller IIP
  • LPDDR4 Assertion IP
    • Specification Compliance
    • Supports 100% of LPDDR4 protocol standard JESD209-4, JESD209-4A, JESD209-4B, JESD209-4C (Proposed), JESD209-4D, JESD209-4X and JESD209-4Y(Proposed).
    • Supports all the LPDDR4 commands as per the specs.
    • Quickly validates the implementation of the LPDDR4 standard JESD209-4,JESD209-4A, JESD209-4B, JESD209-4C (Proposed), JESD209-4D, JESD209-4X and JESD209-4Y (Proposed).
    Block Diagram -- LPDDR4 Assertion IP
×
Semiconductor IP