Silvaco’s Ultra High-Speed cache memory is an adaptable,
independent, non-coherent cache Intellectual Property
(IP) featuring an advanced cache architecture. This
architecture enhances system performance, scalability,
power efficiency, data locality, application responsiveness,
cost optimization, and market competitiveness, providing
a distinctive business value.
Ultra High-Speed Cache Memory Compiler
Overview
Key Features
- Up to 3.4 GHz operation in N3P process
- Cache size up to 16 Kb
- 4 – 64-bit word width
- Configurable way associativity
- Custom logic-rules bitcell
- Speed / Static Power tradeoff option
Benefits
- Cache Types
- Data array
- Instruction array
- Virtual tag array
- Physical tag array, PTAG
- Cache Applications
- AI Processors
- Data Center
- High Performance Computing
- Network Compute Units
- Neural Processor
Block Diagram
Technical Specifications
Foundry, Node
TSMC, 3nm
Maturity
Silicon Proven
Availability
Now
Related IPs
- Viterbi Compiler, High-Speed Parallel Decoder
- UMC 0.162um eFalsh/LL One Port Register File_x005F_x000D_ memory compiler
- Memory Compiler in TSMC(16nm,22nm,28nm,40nm,55nm,90BCD+,110nm,152nm,180BCD)
- TSMC CLN12FFC Ternary Content Addressable Memory Compiler
- TSMC CLN5FF Ternary Content Addressable Memory Compiler with Column Redundancy
- TSMC CLN7FF Pre-search and Pipeline Ternary Content Addressable Memory Compiler