The MXL-DPHY-CSI-2-RX+ is a high-frequency low-power, low-cost, source-synchronous, Physical Layer supporting the MIPI Alliance Specification for D-PHY v2.1, which is backward compatible with MIPI Specification for D-PHY v1.1.
The IP is configured as a MIPI Slave optimized for CSI-2 (Camera Serial Interface) applications. The High-Speed signals have a low voltage swing, while Low-Power signals have large swing. High-Speed functions are used for High-Speed data traffic while low power functions are mostly used for control.
MIPI D-PHY CSI-2 RX+ (Receiver) IP in UMC 40ULP
Overview
Key Features
- Consists of 1 Clock lane and 4 Data lanes.
- Supports MIPI Alliance Specification for D-PHY Version 2.1
- Supports both high speed and low-power modes.
- 80 Mbps to 1.5 Gbps data rate in high speed mode.
- 10 Mbps data rate in low-power mode.
- Low power dissipation.
- Loopback testing and ATB support.
- Resistance termination calibrator.
Benefits
- Comprehensive embedded DFT features for allowing cost-effective high-volume manufacturing tests
- Supports full-speed loopback testability with minimal area overhead for high-volume manufacturing tests
- Embedded PLL with compact footprint used for generating high-speed clock during test modes and eliminate the need for an external PLL.
- One transmitter is used to test multiple receivers to minimize area overhead
- Two different loopback modes allow isolation of faults and defects
- Analog test bus (ATB) for sensing internal analog voltages and currents
Block Diagram
Applications
- Mobile
- Cameras/Sensors
- IoT
- VR/AR/MR
- Consumer electronics
- Automotive
Deliverables
- Specifications
- GDSII
- LVS netlist
- LEF file
- IBIS Model
- Verilog Model
- Timing Model
- Integration Guidelines
- RTL
- Documentation
- One year support
Technical Specifications
Foundry, Node
UMC 40nm
Maturity
Silicon Proven
Availability
Now
TSMC
Silicon Proven:
40nm
LP
Related IPs
- MIPI D-PHY/LVDS Combo CSI-2 RX (Receiver) in TSMC 28HPC+
- MIPI CSI-2 controller Receiver v 2.1, Compatible with MIPI C-PHY v1.2 & DPHY v2.1.
- MIPI D-PHY DSI RX (Receiver) in UMC 22ULP/22ULL
- MIPI CSI-2 Receiver
- MIPI D-PHY IP for TSMC (5nm, 6/7nm, 12/16nm, 22nm, 28nm, 40nm)
- MIPI D-PHY in ON Semiconductor 180nm