Altera's Interlaken IP core is ideal for multi-terabit routers and switches for access, carrier Ethernet, and data center applications that demand high IP configurability to optimize for system performance and interoperability. The Interlaken IP core also provides the necessary scalability for next-generation platforms. The combination of Altera?s Interlaken IP core in the Stratix® V FPGA with Cavium?s Octeon processors provides high throughput and bandwidth when workloads are at their peak.
To help simplify your design decision process and accelerate your time to market, Altera?s Interlaken IP core on the Stratix V FPGA has been validated with Cavium's Octeon multicore processors. This interoperability assures solution connectivity upfront when you develop with Altera and Cavium.
Interlaken, 40G, 8 Lanes
Overview
Key Features
- Local serial loop-back from transmitter to receiver at serial transceiver for self test
Benefits
- SOPC Builder Ready: No
- Qsys Compliant: Yes
Technical Specifications
Related IPs
- Very High Speed 8 State MAP Decoder
- 3GPP UMTS LTE 3GPP2 cdma2000 1xEV-DV 1xEV-DO 8 state turbo encoder
- Standard Cell (Generic) Library IP, 8 tracks, UMC 0.13um SP/FSG process
- 8 bits 160MS/s pipeline ADC - 0.25um
- Standard Cell (Generic) Library IP, 8 tracks, UMC 0.11um SP/FSG process
- Standard Cell (Generic) Library IP, 8 tracks, UMC 0.11um HS/FSG process