Innosilicon HDMI RX IP is designed to receive and recover the video and audio data from an HDMI source device for display applications.
Innosilicon HDMI RX IP is composed of the physical layer and the PHY logic. The physical layer contains 1 clock channel, 3 data channels, and bias circuit. The clock channel consists of termination, level-shifter and PLL circuit. The data channel consists of termination, level-shifter, equalizer and CDR circuit.
In each data channel, the termination provides common mode voltage and termination resistance for the differential pair at the receiver end. The level-shifter changes the common mode voltage of input signals from the termination supply domain to a proper level that satisfies the input voltage range of equalizer. The input signals are reshaped by equalizer for frequency compensation. Then the serial stream is recovered by CDR and converted to parallel output.
The PHY logic receives the recovered parallel data and clock signals of 3 data channels. These data are firstly synchronized to the same clock, then aligned to eliminate the channel skew and finally output to the controller for further process.
Innosilicon HDMI RX IP offers reliable implementation for HDMI interface, which can be integrated in the SOC used in multimedia device.
HDMI2.0 Receiver PHY
Overview
Key Features
- Area: 2.1mm2 (1200um x 1750um) including IO and ESD
- Compliant with HDMI2.0, 1.4 and DVI1.0 specifications
- Support clock input up to 340MHz
- Support data input up to 6Gbps per data channel
- Support DC-coupled input and termination connected to 3.3V
- Support 10-bit parallel output up to 600MHz for each data lane
- Support programmable termination, equalizer and CDR dynamics
- Support automatic termination resistance calibration
- Support equalizer gain adaption
- Support BIST logic
- HDCP 1.4 available upon request
- APB slave interface for internal register access
- Built-in low jitter PLL and bandgap reference
- 3.3V termination supply, 3.3V IO supply and 1.1V core supply
Benefits
- Very Low power
- Small Area, easy to integrate
- Test chip and test board available
- FPGA integration support available
Deliverables
- Datasheet
- Encrypted Verilog Model
- Timing Library Model (LIB)
- Library Exchange Format (LEF)
- GDSII Database
- Evaluation Board if Available
Technical Specifications
Foundry, Node
SMIC 40nm, TSMC 40/28/22/12nm, UMC 55/28nm
Maturity
Silicon proven and validated
Availability
now
SMIC
In Production:
40nm
LL
Silicon Proven: 40nm LL
Silicon Proven: 40nm LL
TSMC
In Production:
12nm
,
22nm
,
28nm
,
40nm
LP
Silicon Proven: 12nm , 22nm , 28nm , 40nm LP
Silicon Proven: 12nm , 22nm , 28nm , 40nm LP
UMC
In Production:
28nm
,
55nm
Silicon Proven: 28nm , 55nm
Silicon Proven: 28nm , 55nm