V-By-One Receiver IP
Overview
VBYONE Receiver core is compliant with standard VByOne specification as 1.2/1.3/1.4. Through its compatibility, it provides a simple interface to a wide range of low-cost devices. VBYONE Receiver IIP is proven in FPGA environment.The host interface of the VBYONE can be AHB, AHB-Lite, APB, AXI, AXI-Lite, Tilelink, OCP, VCI, Avalon, PLB, Wishbone or custom buses.
Key Features
- Compliant with VByOne specification 1.2/1.3/1.4.
- Full VBYONE Receive functionality.
- Supports 1 to 8 lanes. If needed, we can support custom lane configuration.
- Supports all byte lengths.
- Supports all color depths.
- Supports all resolutions.
- Supports lane deskew.
- Supports 10b/8b Decoding.
- Supports 10 bit, 20 bit ,40 bit parallel interface.
- Supports descrambler as in VByone HS specification.
- Supports 1 lane data with 1 section allocation in frame.
- Supports 2 lane data with 1 section allocation in frame.
- Supports 2 lane data with 2 section allocation in frame.
- Supports 4 lane data with 1 section allocation in frame.
- Supports 4 lane data with 2 section allocation in frame.
- Supports 4 lane data with 4 section allocation in frame.
- Supports 8 lane data with 1 section allocation in frame.
- Supports 8 lane data with 2 section allocation in frame.
- Supports 8 lane data with 4 section allocation in frame.
- Supports 8 lane data with 8 section allocation in frame.
- Supports detections and reports various errors.
- Fully synthesizable
- Static synchronous design
- Positive edge clocking and no internal tri-states
- Scan test ready
- Simple interface allows easy connection to microprocessor/microcontroller devices
Benefits
- Single site license option is provided to companies designing in a single site.
- Multi sites license option is provided to companies designing in multiple sites.
- Single Design license allows implementation of the IP Core in a single FPGA bitstream and ASIC.
- Unlimited Designs, license allows implementation of the IP Core in unlimited number of FPGA bitstreams and ASIC designs.
Deliverables
- The VBYONE Receiver interface is available in Source and netlist products.
- The Source product is delivered in plain text verilog.If needed VHDL,SystemC code can also be provided.
- Easy to use Verilog Test Environment with Verilog Testcases
- Lint, CDC, Synthesis, Simulation Scripts with waiver files
- IP-XACT RDL generated address map
- Firmware code and Linux driver package
- Documentation contains User s Guide and Release notes.
Technical Specifications
Maturity
Getting used at customer site
Related IPs
- ARINC818 controller Transmitter and Receiver IP core
- Complete memory system supporting any combinations of SDR SDRAM, DDR, DDR2, Mobile SDR, FCRAM, Flash, EEPROM, SRAM and NAND Flash, all in one IP core
- MIPI CSI-2 Receiver
- DDR3 Controller IP
- High-performance 2D (sprite graphics) GPU IP combining high pixel processing capacity and minimum gate count.
- MIPI D-PHY CSI-2 RX (Receiver) IP