CSMC 0.18um IO Library
Overview
CSMC 0.18um process 1.8v/3.3v Generic IO library
Key Features
- CSMC 0.13um Logic 1P6M Salicide 1.8V/3.3V Process.
- 3.3V I/O, 1.8V Core, 5V Tolerant.
- Both Inline and Stagger Compatible IO Pads.
- Configurable Input-Output and Skew Rate Control.
- Robust ESD (>2000V) and Latch-up Immunity (+/-200 mA).
Technical Specifications
Foundry, Node
CSMC 0.18um
Maturity
Silicon proven
Related IPs
- CSMC 0.18um 90% shrunk Single-Port/Dual-Port SRAM, Single-Port/Two-Port Register File and Via1 ROM Compiler
- CSMC 0.18um Single-Port/Dual-Port SRAM, Single-Port/Two-Port Register File and Via1 ROM Compiler
- CSMC 0.18um Standard Cell Library, 1.8v operating voltage
- CSMC 0.18um Clock Gating Cell Library, 1.8v operating voltage
- Silterra 0.18um ULL Process 7track Std Cell Library
- 28nm Wirebond IO library with dynamically switchable 1.8V/ 3.3V GPIO, 5V I2C open-drain, 1.8V & 3.3V analog, OTP program cell, and HDMI & LVDS protection macros - featured across a variety of metal stack and pad configuration options