5/10/40G Ultra Low Latency MAC PCS with AXI-4 and UCIe support

Overview

This IP is optimized for AI/ML workloads and lowest possible latency.
It is not meant to be a generic 1G to 10G MAC – it only supports 5G and 10G operation.
Lower speeds such as 2.5G, 1.25G can be used in non – compliant mode.
This IP uses an 8-bit data path and is optimized for a SerDes vendor specific PMA and is currently available for TSMC 12 nm or GF 12 nm processes. More details from YorChip Sales.

IP implements MAC layer, Reconciliation sublayer and 10GBASE-R PCS according to IEEE 802.3 specification for 5/10Gbps. The IP communicates to PMA Service Interface either at 10.3125 Gbps (10GBASE-R) or at 5.15625 Gbps (5GBASE-R). The application side AXI-4 Interface is provided.

IP is intended for latency applications where the MAC/PCS latency is crucial for a complete system.
The round-trip latency (RX + TX) that the IP can achieve @10G is 6.25 nS & 5G is 12.5 nS.
Support IEEE 1588 by providing highly precise transmit and receive timestamping directly at PMA.

Key Features

  • Optimization for 40G (4x10G) Die-Die Transport:
  • The IP is optimized to seamlessly Integrate with proprietary Synchronous Modes of UCIe and BOW2.0. By using the 1.29GHz Clock and using DDR clocking, 4 lanes of this 10G traffic can be transported to adjacent Chiplet in 1 clock cycle - over a single 16-lane Die-to Die PHY.

Benefits

  • Ultra Low Latency of 6.25 nS Round Trip (RX and TX)
  • Suitable for low latency switching
  • Suitable for Optical Networking
  • Suitable for AI/ML Workloads

Applications

  • Low Latency CPU / AI Clustering
  • Memory sharing
  • Low Latency Financial Trading
  • Automotive TSN networking

Deliverables

  • RTL Source Code
  • Synthesis Support
  • LEF and DEF
  • GDS 2 of IP - if licensed

Technical Specifications

Foundry, Node
12nm and below
Maturity
FPGA proven, ASIC in process
Availability
Now
×
Semiconductor IP