Compression IP for Silterra
Welcome to the ultimate Compression IP for Silterra hub! Explore our vast directory of Compression IP for Silterra
All offers in
Compression IP
for Silterra
Filter
Compare
5
Compression IP
for Silterra
from 2 vendors
(1
-
5)
-
ISDB-T1, Segment Tuner (470-860MHz UHF)
- High Performance
- Configurable 3/4 wire controller
- Self calibrating and programmable filter corner frequencies
- 8 Bit electronically tunable tracking filter
-
FPD-link, 30Bits Color LVDS Receiver, 150Mhz (SVGA/WXGA)
- 1P6M layout structure based on 0.18um 1P6M 1.8V generic logic process.
- 3.3V/1.8V 10% supply voltage, 0/+125C
- Complies with OpenLDI specification for digital display interfaces and LVDS IEEE Standard 1596.3-1996+ ANSI/TIA/EIA-644-A Specifications.
- Up to 3.15Gbps bandwidth (8 to 90Mhz pixel clock for 1 channel)
-
Triple HD-video AFE digitizer - 10bits/170Mhz - 8bits/205Mhz
- Triple channel video 10bits digitizer 170Mhz
- 0.5 to 1V analog input range
- 3.3V/1.8V ±10% supply voltage, -40/+125°C
- 1P6M layout structure based on 0.18um 1P6M 3.3V/1.8V generic logic process.
-
Triple DAC 10-Bits, voltage output - 10Mhz, 3.3V/1.3V full-scale
- Programmable full scale : 3V or 1V.
- 10 Bits resolution.
- 10MS/s update rate.
- Adjustable max output current 24, 30 or 36mA.
-
Audio PLL - Fractional-N ±0.05 ppm accuracy
- Fractional-N PLL : ± 0.05 ppm accuracy
- Eliminates VCXO/DCXO requirements
- 10-40 Mhz input
- Audio clock supports 256*fs & 384*fs