Memory Controller & PHY IP for GLOBALFOUNDRIES

Welcome to the ultimate Memory Controller & PHY IP for GLOBALFOUNDRIES hub! Explore our vast directory of Memory Controller & PHY IP for GLOBALFOUNDRIES
All offers in Memory Controller & PHY IP for GLOBALFOUNDRIES
Filter
Filter

Login required.

Sign in

Compare 5 Memory Controller & PHY IP for GLOBALFOUNDRIES from 3 vendors (1 - 5)
  • SD/eMMC - GlobalFoundries 12LP, North/South Poly Orientation
    • Compliant with eMMC 5.1 HS400, SD 6.0 SDR104, DDR50, JESD8-7a (1.2V/1.8V) and JESD8c.01 (3.3V)
    • Fully integrated hard macro with high speed IOs and DLL/delay lines
    • Fine resolution DLL/delay lines for HS400 strobe and HS200/SDR104 auto-tuning
    • Easy to integrate with the highly optimized Synopsys SD/eMMC Host Controller IP, providing a complete low risk solution
    Block Diagram -- SD/eMMC - GlobalFoundries 12LP, North/South Poly Orientation
  • GF 22FDX 1.8V/3.3V SD/eMMC PHY AG2 Platform
    • Compliant with eMMC 5.1 HS400, SD 6.0 SDR104, DDR50, JESD8-7a (1.2V/1.8V) and JESD8c.01 (3.3V)
    • Fully integrated hard macro with high speed IOs and DLL/delay lines
    • Fine resolution DLL/delay lines for HS400 strobe and HS200/SDR104 auto-tuning
    • Easy to integrate with the highly optimized Synopsys SD/eMMC Host Controller IP, providing a complete low risk solution
    Block Diagram -- GF 22FDX 1.8V/3.3V SD/eMMC PHY AG2 Platform
  • SD/EMMC PHY
    • Include 1 clock, 1 bi-directional CMD, and 4 bi-directional DATA channel
    • Design in GLOBALFOUNDRIES 22nm FDX process
    • Data rate range: 50M~104MB/s
    • Supports up to 208MHz clock
    Block Diagram -- SD/EMMC PHY
  • Slave side SPI/QPI controller 133MHZ
    • SPI
    • QPI (Quad I/O SPI)
    • 133MHz
  • SD/eMMC in GF (12nm)
    • Compliant with eMMC5.1 and SD 6.0
    • Supports 1.2/1.8V and 3.3V bus voltages and all the operating modes for SD 6.0 and eMMC5.1
    • Supports 1.8V signaling for SD 6.0 host–low voltage signaling (LVS)
    • Includes high speed IOs and DLL/delay lines to guarantee alignment between the application processor and memory device
×
Semiconductor IP