The OT3122 is a flexible clock multiplier PLL function with a wide range of input and output frequencies and is designed for 180n CMOS processes.
Single use pricing starts at $12K.
600MHz General Purpose Clock Multiplier PLL for 180n CMOS
Overview
Key Features
- Wide range N, M, P integer dividers.
- 40MHz – 600MHz output frequency range.
- Compare frequency range 8MHz – 75MHz.
- 15pS RMS cycle to cycle jitter at 600MHz.
- Startup time 25uS.
- Robust lock-detect function.
- Bypass function.
- -40°C to 140°C temperature operation.
- Available divider selection program.
- Small cell area: 0.03mm2 in 0.18µ CMOS.
- 3mW typical power dissipation.
- 1.8V digital and analog supplies.
- 0.18µ CMOS process compatibility.
Block Diagram
Applications
- Crystal frequency to device internal clock multiplication.
- Communication cores.
- Bus Interface cores.
Deliverables
- Verilog model.
- CDL netlist for LVS.
- Design review documentation.
- GDS format layout.
- Timing files.
- Integration notes.
- Production test notes.
Technical Specifications
Foundry, Node
180n CMOS
Maturity
Mature product, silicon proven is many processes.
Availability
Now
GLOBALFOUNDRIES
Pre-Silicon:
180nm
,
180nm
LP
SMIC
In Production:
180nm
G
,
180nm
LL
Silicon Proven: 180nm G , 180nm LL
Silicon Proven: 180nm G , 180nm LL
TSMC
In Production:
180nm
G
,
180nm
LP
Silicon Proven: 180nm , 180nm G , 180nm LP
Silicon Proven: 180nm , 180nm G , 180nm LP
VIS
In Production:
150nm
Pre-Silicon: 150nm
Silicon Proven: 150nm
Pre-Silicon: 150nm
Silicon Proven: 150nm