H.264, High 10 Intra Profile Encoder

Overview

The H264-E-HIS IP core is a video encoder compliant to the High 10 Intra profile of the ISO/IEC 14496-10/ITU-T H.264 standard. The encoder core has a small silicon footprint—approximately 220K gates and 280K to 420K bits of SRAM—and requires no external memory (e.g. off-chip DRAM) allowing for very cost-effective and low-power ASIC or FPGA implementations.

Despite its small size, the H264-E-HIS implements a highly efficient intra-frame compression engine. When measured at the same bit rate, the video quality of the compressed streams it produces exceeds that of Motion-JPEG and is similar to or better than the video quality of Motion JPEG2000. Being intra-coded, the produced H.264 streams feature high error resilience, allow for random access in the compressed stream, and ease video editing. Furthermore, the core can output both Variable Bit-Rate (VBR) and Constant Bit Rate (CBR) video. The core autonomously produces VBR streams, while CBR streams can be produced when quantization is externally adjusted on frame boundaries.

The core was designed for ease of use and integration. Once initially programmed, it compresses an arbitrary number of frames without any assistance from the host processor. Moreover, the core does not require any external memory (such as an off-chip DRAM) for its operation, and features FIFO-like flow-controllable interfaces for the pixel and compressed stream data. The core is optionally delivered with a raster-to-block converter, and bridges to AXI-Stream or Avalon Streaming interfaces.

Customers can further decrease their time to market by using CAST’s integration services to receive complete video encoding subsystems. These integrate the encoder core with video and networking interface controllers, networking stacks, or other CAST or third-party IP cores.

Key Features

  • Compact, low-power AVC/H.264 encoder, suitable for applications requiring moderate-levels of com-pression
  • Encoding Features
  • ? High 10 Intra profile with CAVLC entropy coding
  • ? All 4x4 and 16x16 intra prediction modes except plane prediction
  • ? 8-bit and 10-bit color depth and 4:2:0 chroma sampling format
  • ? VBR: variable bitrate encoding with a fixed quantization parameter (QP)
  • ? CBR – Constant bitrate encoding with external adjustment of QP at frame boundaries
  • Ease of Integration
  • ? Zero CPU overhead, stand-alone operation for VBR mode
  • ? Requires no external, off-chip memory
  • ? FIFO-like pixel-in and stream-out interfaces, optionally bridged to AXI-Stream or Avalon Streaming
  • ? Optionally delivered with raster-to-block converter module
  • Performance and Size
  • ? 2.35 clock cycles per pixel
  • ? Up to UHD/4K in ASICs; and up to Full-HD in FPGAs
  • ? 220k eq. Gates, and 280K to 420k bits of SRAM (depending on configuration)
  • Compression Efficiency
  • ? Better than (Motion) JPEG, equivalent, or better than (Mo-tion) JPEG200

Block Diagram

H.264, High 10 Intra Profile Encoder Block Diagram

Applications

  • Applications requiring moderate-levels of compression

Deliverables

  • The core is available in source-code HDL (VHDL) or as a targeted netlist, and its deliverables include everything required for successful implementation:
  • Source-code HDL (Verilog or VHDL) (ASICs) or as a targeted netlist (FPGAs)
  • Sophisticated self-checking Testbench
  • Synthesis scripts
  • Simulation script, vectors and expected results
  • Software Bit-Accurate Model and test-vector generator
  • Comprehensive user documentation

Technical Specifications

Maturity
Production Proven
Availability
Now
×
Semiconductor IP