Frac-N SSCG PLL - TSMC N5
Overview
Analog Bits’ low power Fractional-N / SSCG PLL addresses power sensitive designs required for IOT, mobile and other low power applications needing non-integer clock multiplication, programmable clock synthesis, clock tracking or fine tuning on-the-fly, and Spread Spectrum clock generation. The PLL is designed for digital logic processes and use robust design techniques to work in noisy SoC environments, such as high speed communication to low power consumer to memory interfaces
Technical Specifications
Foundry, Node
TSMC 5nm CLN5
TSMC
Pre-Silicon:
5nm
Related IPs
- Core Powered Frac-N SSCG PLL - TSMC CLN3A
- Die-to-Die, 112G Ultra-Extra Short Reach PHY Ported to TSMC N5 X8, North/South (vertical) poly orientation
- Die-to-Die, 112G Ultra-Extra Short Reach PHY Ported to TSMC N5 X16, North/South (vertical) poly orientation
- Die-to-Die, High Bandwidth Interconnect PHY Ported to TSMC N5 X24, North/South (vertical) poly orientation
- DisplayPort 1.4 TX PHY, TSMC N5, North/South Poly Orientation
- USB-C 3.1 DP/TX PHY ebdaux for TSMC N5, North/South poly orientation