Microprocessor consortium to add energy spec
By Spencer Chin, Courtesy of EE Times
Nov 9 2004 (15:02 PM
MANHASSET, N.Y. — In a move to address the growing importance of power and energy efficiency as a selling point for processors, the Embedded Microprocessor Benchmark Consortium (EEMBC) plans to add an energy consumption metric to the performance scores it provides for embedded processors tested against its application-focused benchmarks.
The consortium has formed two working groups to establish methodologies for the energy consumption benchmarks. One group addressing energy measurements for hardware platforms and devices is being headed up by Shay Gal-On of PMC-Sierra.
A second group addressing energy measurements using simulation for intellectual property (IP) processor cores is being headed up by Moshe Sheier of CEVA.
The consortium has also engaged the services of David Kaeli, associate professor in Northeastern University's Department of Electrical and Computer Engineering and director of its Computer Architecture Research Laboratory, to guide its energy benchmark developments.
EEMBC's members have agreed that the energy metric will be an optional component of the performance benchmark scores published for each processor and will take into account the energy consumed by the benchmarked devices while running each of the consortium's application-focused benchmark suites.
Besides providing design engineers with comparable energy consumption information, the new metric will give designers insights into the "cost" of a device's performance in terms of the power budget, by allowing a performance/energy number to be derived using the consolidated performance score in each benchmark suite.
Once the standardized methods are finalized, details of how EEMBC measures energy consumption will be available for download from the group's website.
Related Semiconductor IP
- Verification IP for C-PHY
- Band-Gap Voltage Reference with dual 2µA Current Source - X-FAB XT018
- 250nA-88μA Current Reference - X-FAB XT018-0.18μm BCD-on-SOI CMOS
- UCIe D2D Adapter & PHY Integrated IP
- Low Dropout (LDO) Regulator
Related News
- New technology consortium formed to develop innovative integrated Bluetooth Low Energy modules for SMEs
- CXL Consortium and OpenCAPI Consortium Sign Letter of Intent to Transfer OpenCAPI Specifications to CXL
- CXL Consortium Releases Compute Express Link 3.0 Specification to Expand Fabric Capabilities and Management
- UCIe™ (Universal Chiplet Interconnect Express™) Consortium Releases its 1.1 Specification
Latest News
- Tord Larsson-Steen appointed new CEO of Shortlink
- GUC Collaborate with Wiwynn to Advance Silicon-to-System Infrastructure for Next-Generation Hyperscale AI
- Two Weebit Nano product customers tape-out; one already demonstrating a functional prototype
- JEDEC Advances DDR5 MRDIMM Ecosystem with New Memory Interface Logic and Expanded MRDIMM Roadmap
- Altera Brings Determinism to Physical AI Systems with Latest Release of FPGA AI Suite