Empowering customers to thrive in the AI Era, INNOSILICON™ introduces its most 112G SerDes (Serializer/Deserializer) and Controll…
- Multi-Protocol PHY
Multi-Protocol PHY IP cores provide physical-layer signaling for high-speed serial interfaces in modern SoC and ASIC designs.
These IP cores support shared physical-layer signaling for multiple serial standards to improve reuse and platform flexibility, giving designers reusable building blocks for reliable signaling across advanced serial protocols and custom links
This catalog allows you to compare Multi-Protocol PHY IP cores from leading vendors based on signal integrity, data rate, power efficiency, and process node compatibility.
Whether you are designing data center SoCs, networking chips, storage platforms, or multi-standard embedded systems, you can find the right Multi-Protocol PHY IP for your application.
Empowering customers to thrive in the AI Era, INNOSILICON™ introduces its most 112G SerDes (Serializer/Deserializer) and Controll…
32G PHY in TSMC (N5A, N3A) for Automotive
The multi-lane Synopsys Multi-Protocol 32G PHY IP is part of Synopsys’ high-performance multi-rate transceiver portfolio for high…
your custom Switch Fabric, AI, or HPC ASIC with Credo’s SerDes IP.
16G PHY in TSMC (N7) for Automotive
The silicon-proven Synopsys IP solution, consisting of configurable digital controllers, PHYs, Integrity and Data Encryption (IDE…
32G PHY in Samsung (10nm, 8nm, 4nm, 5nm, SF2)
The multi-lane Synopsys Multi-Protocol 32G PHY IP is part of Synopsys’ high-performance multi-rate transceiver portfolio for high…
The multi-lane Synopsys Multi-Protocol 32G PHY IP is part of Synopsys’ high-performance multi-rate transceiver portfolio for high…
32G PHY in TSMC (16nm, 12nm, N7, N6, N5, N5A, N3E. N3P)
The multi-lane Synopsys Multi-Protocol 32G PHY IP is part of Synopsys’ high-performance multi-rate transceiver portfolio for high…
The multi-lane Synopsys Multi-Protocol 25G PHY IP is part of Synopsys’ high- performance multi-rate transceiver portfolio for hig…
Ultra-short reach SerDes with 500 Gbit/s throughput
The Glasswing SerDes family is a set of programmable IPs designed and optimized for in-package applications.
32G Multi Rate Very Short Reach SerDes PHY - GlobalFoundries 12LP and 12LPP
Extoll’s SerDes architecture is based on digital design elements and methodologies.
32G Multi Rate Long Reach SerDes PHY - GlobalFoundries 12LP and 12LPP
Extoll’s SerDes architecture is based on digital design elements and methodologies.
16G Multiproocol Serdes IP, Silicon Proven in TSMC 28HPC+
The multi protocol SerDes PHY consist of Peripheral Component Interconnect Express (PCIe) compliant with PCIe 4.0, 3.0, 2.0 Base …
PCIe 3.1 Serdes PHY IP, Silicon Proven in TSMC 40LP
PCIe Gen 3.1 transmission is supported by (PCIe 3.1) x4 PHY IP.
PCIe 3.1 Serdes PHY IP, Silicon Proven in TSMC 28HPCP
(PCIe 3.1) x4 PHY IP supports PCIe3.1 transmission.
PCIe 5.0 Serdes PHY IP, Silicon Proven in TSMC 12FFC
This Peripheral Component Interconnect Express (PCIe) x4 PHY is compliant with PCIe 5.0 Base Specification with support of PIPE 5…
MIPI D-PHY/LVDS combo Transmitter - 8-Lane 700Mbps
The CL12661H8T1JM2JIP is an ideal means to link Camera Modules or CMOS Image Sensor (CIS) to Host System.
MIPI D-PHY/sub-LVDS combo Transmitter - 4-Lane, 1.5G/1.0Gbps - TSMC 40LP
The CL12661K4T1AM2JIP is an ideal means to link Camera Modules or CMOS Image Sensor (CIS) to Host System.
MIPI D-PHY/sub-LVDS Transmitter - 8-Lane 2.5Gbps - TSMC 28nm HPC+
The CL12661M8T1KM2JIP is an ideal means to link Camera Modules or CMOS Image Sensor (CIS) to Host System.
8G Multiprotocol Serdes IP, Silicon Proven in SMIC 14SF+
High performance SERDES IP designed for chips that perform high bandwidth data communication while operating at low power consump…
The Multi-protocol SerDes (MPS) PHY is a comprehensive PAM-4 solution that provides high-performance, multi-lane capability and l…