Texas Instruments Releases Advanced ASIC Kits, Extends ASIC Library and Support for Design Tools
DALLAS -- February 22, 2006 -- Texas Instruments Incorporated (TI) (NYSE: TXN) today announced the release of version 5 of the Pyramid ASIC Design Kit, targeting telecommunications, consumer and wireless infrastructure markets. The Pyramid Design System is TI's digital design kit, used for internal designs and external ASIC engagements. It leverages TI's state-of-the-art high-performance standard cell libraries in 130nm, 90nm and 65nm technologies, and provides world-class, low-power consumption, area density and operating performance.
With this release, TI announces extended support for commercially-available design synthesis tools. Moving forward, TI now accepts hand-offs generated by Cadence, Magma or Synopsys commercially-available synthesis tools to provide TI customers with the additional flexibility to release netlists generated by their preferred tools.
"TI's customers have always had access to world-class process technologies through our standard cell libraries and design kits," said Steve Sutton, vice president of TI's ASIC business unit. "Our ASIC customers now also have multiple ways to generate and provide us with their netlists, ensuring they can select from among the best EDA solutions when driving entitlement from those TI process technologies. We have seen internal TI design teams make great use of this flexibility, and we are pleased to offer our external customers the same flexibility."
TI is a leader in developing and marketing advanced ASIC semiconductor technology solutions, and supporting customers with its largest and most complex designs. TI leverages its advanced semiconductor process technology, embedded intellectual property (IP) including high performance, lower DSP architectures, advanced packaging and ASIC design kits to meet customer design targets in a variety of end applications.
With this release, TI announces extended support for commercially-available design synthesis tools. Moving forward, TI now accepts hand-offs generated by Cadence, Magma or Synopsys commercially-available synthesis tools to provide TI customers with the additional flexibility to release netlists generated by their preferred tools.
"TI's customers have always had access to world-class process technologies through our standard cell libraries and design kits," said Steve Sutton, vice president of TI's ASIC business unit. "Our ASIC customers now also have multiple ways to generate and provide us with their netlists, ensuring they can select from among the best EDA solutions when driving entitlement from those TI process technologies. We have seen internal TI design teams make great use of this flexibility, and we are pleased to offer our external customers the same flexibility."
TI is a leader in developing and marketing advanced ASIC semiconductor technology solutions, and supporting customers with its largest and most complex designs. TI leverages its advanced semiconductor process technology, embedded intellectual property (IP) including high performance, lower DSP architectures, advanced packaging and ASIC design kits to meet customer design targets in a variety of end applications.
Related Semiconductor IP
- Verification IP for C-PHY
- Band-Gap Voltage Reference with dual 2µA Current Source - X-FAB XT018
- 250nA-88μA Current Reference - X-FAB XT018-0.18μm BCD-on-SOI CMOS
- UCIe D2D Adapter & PHY Integrated IP
- Low Dropout (LDO) Regulator
Related News
- Faraday Announces Multi-site Manufacturing Support in ASIC
- Why ASIC Design Makes Sense for LLM-On-Device
- Aion Silicon Joins Intel Foundry Accelerator Value Chain Alliance to Design and Deliver Best-in-Class ASIC and SOC Solutions
- Orthogone Becomes Texas Instruments Design Partner
Latest News
- JEDEC Advances DDR5 MRDIMM Ecosystem with New Memory Interface Logic and Expanded MRDIMM Roadmap
- Altera Brings Determinism to Physical AI Systems with Latest Release of FPGA AI Suite
- Mosaic SoC raises $3.8M to bring real-time spatial intelligence to every consumer device
- UMC Reports First Quarter 2026 Results
- Rambus Appoints Sumeet Gagneja as Chief Financial Officer