Industry , AXI5-Stream Solution for UCIe D2D Stacks The AXI-S Protocol Layer for UCIe is a protocol adapter layer between a Strea…
- UCIe
Industry , AXI5-Stream Solution for UCIe D2D Stacks The AXI-S Protocol Layer for UCIe is a protocol adapter layer between a Strea…
Early adopter version of the upcoming revision of the JEDEC standard for Serial Interface for Data Converters The JESD204E Contro…
Silicon agnostic and fully compliant Physical Coding Sublayer (PCS) implementation of UALink_200 specification The UA Link PCS IP…
scalable and silicon agnostic implementation of the interoperable O-RAN WG4 defined 7.2x interface ORAN IP core is a scalable and…
scalable and silicon-agnostic implementation of the MIPI Camera Serial Interface 2 version 4.1 The MIPI CSI-2 IP core is a scalab…
Silicon agnostic, scalable implementation of IEEE-ISTO Std 4900-2021 The DiFi IP core is a scalable and silicon agnostic implemen…
Size optimized, silicon agnostic IP core suitable for line rates upto 25G eCPRI core is a scalable and silicon agnostic implement…
mature, silicon proven and silicon agnostic IP core conforming to CPRI 7.0 specifications The Common Public Radio Interface (CPRI…
Well established, field proven and silicon agnostic IP core conforming to CPRI 6.1 specifications Common Public Radio Interface (…
Industry , Silicon Proven, 32 Gbps per pin, backed by a portfolio of verification tools, PHY interoperability and integration.
This JESD204 Verification IP provides an and efficient solution for verifying and debugging these standards in a UVM simulation e…
The MIPI I3C Controller IP is a optimized and technology agnostic implementation of the MIPI I3C v.1.1.1 standard targeting both …
The MIPI I3C Controller IP is a optimized and technology agnostic implementation of the MIPI I3C v.1.1.1 standard targeting both …
The MIPI I3C Controller IP is a optimized and technology agnostic implementation of the MIPI I3C v.1.1.1 standard targeting both …
Wide range of dedicated, high performance, low latency RS FEC IP cores to meet any error correction requirement The Reed Solomon …
The MIPI RFFE Master controller IP is a optimized and technology agnostic implementation of the MIPI RFFE v.3.1 standard targetin…
World-class, industry-, scalable, silicon- and PHY-agnostic IP core with 116 Gbps line rate, interoperability tested with Serdes …
Industry , Silicon Proven, 32.5 Gbps per lane IP core, backed by a portfolio of verification tools, PHY interop, and hardware dem…
Silicon agnostic and fully compliant implementation of UALink_200 specification The Chip Interfaces UA Link TL IP Core is a high-…
Silicon agnostic and fully compliant implementation of UALink_200 specification The UA Link DL IP Core is a high-performance, sil…