The MathWorks Expands Product Portfolio for Electronic System Verification
NATICK, Mass. -- March 24, 2008 -
- The MathWorks today announced it now offers a continuous verification workflow that connects system-level models and algorithms developed in MATLAB and Simulink with digital hardware simulators from the three major EDA companies.
With the availability of EDA Simulator Link DS, which supports cosimulation between MATLAB and Simulink and the Synopsys VCS MX functional verification solution, The MathWorks completes its EDA Simulator Link portfolio, which also includes EDA Simulator Link MQ (for Mentor Graphicsâ ModelSim and Questa) and EDA Simulator Link IN (for Cadence Incisive Simulator).
EDA Simulator Link products from The MathWorks offer support for VHDL, Verilog, and mixed-language simulators, enabling engineers to connect MATLAB and Simulink to their choice of hardware description language (HDL) and register transfer level (RTL) simulator for their hardware design and verification tasks. The products also work seamlessly with Simulink HDL Coder from The MathWorks to automate integration of legacy RTL IP with designs developed in MATLAB and Simulink. The EDA Simulator Link products support design teams across FPGA and ASIC markets that are striving to reduce development time, design flaws, and verification costs.
The success of EDA Simulator Link products in improving product quality and cutting verification time has fueled demand for additional interfaces to hardware workflows. As a result, the EDA Simulator Link portfolio has expanded and has prompted EDA vendors to deliver similar tools for analog and mixed-signal simulators such as Synopsys Discovery AMS and Saber, Cadence Virtuoso Multi-Mode Simulation, Cadence PSpice and Cadence Allegro AMS Simulator, and Mentor Graphics ADVance MS (ADMS).
âMathWorks continues its progression from algorithmic development to ESL design and is now addressing the verification portion of the problem,â said Gary Smith, founder and chief analyst at Gary Smith EDA. âIn doing so they have moved from a point tool vendor into one offering a large portion of the complete top down design flow.â
âTodayâs semiconductor and electronics companies rely on a range of tools to design and verify their products,â said Ken Karnofsky, director of signal processing and communications at The MathWorks. âNow, implementation and verification teams can reuse the algorithm and system-level design and verification work done in MATLAB and Simulink to reduce downstream design and verification time across projects and hardware implementation tools. Such reuse lowers adoption costs by integrating the preferred tools and languages already used throughout the product development process.â
About The MathWorks
The MathWorks is the worldâs leading developer of technical computing and Model-Based Design software for engineers and scientists in industry, government, and education. With an extensive product set based on MATLAB and Simulink, The MathWorks provides software and services to solve challenging problems and accelerate innovation in automotive, aerospace, communications, financial services, biotechnology, electronics, instrumentation, process, and other industries.
The MathWorks was founded in 1984 and employs more than 1,800 people worldwide, with headquarters in Natick, Massachusetts. For additional information, visit www.mathworks.com.
Related Semiconductor IP
- Verification IP for C-PHY
- Band-Gap Voltage Reference with dual 2µA Current Source - X-FAB XT018
- 250nA-88μA Current Reference - X-FAB XT018-0.18μm BCD-on-SOI CMOS
- UCIe D2D Adapter & PHY Integrated IP
- Low Dropout (LDO) Regulator
Related News
- Electronic System Design Industry Logs Record First-Quarter Revenue Growth, ESD Alliance Reports
- Electronic System Design Industry Logs Double-Digit Q2 2021 Year-Over-Year Revenue Growth, ESD Alliance Reports
- Electronic System Design Industry Logs 17% Year-Over-Year Revenue Growth in Q3 2021, ESD Alliance Reports
- Electronic System Design Industry Logs 14.4% Year-Over-Year Revenue Growth in Q4 2021, ESD Alliance Reports
Latest News
- JEDEC Advances DDR5 MRDIMM Ecosystem with New Memory Interface Logic and Expanded MRDIMM Roadmap
- Altera Brings Determinism to Physical AI Systems with Latest Release of FPGA AI Suite
- Mosaic SoC raises $3.8M to bring real-time spatial intelligence to every consumer device
- UMC Reports First Quarter 2026 Results
- Rambus Appoints Sumeet Gagneja as Chief Financial Officer