New foundry-sponsored sROMet TITAN available at TSMC 55 nm HV
Grenoble, France – May 26, 2014 -- Dolphin Integration provide users of 55 nm HV process with a new ROM architecture called TITAN.
Thanks to this new architecture, Dolphin Integration users can:
- reduce their die cost thanks to key patent for high density with a single metal programming layer, earning its qualifier of sROMet
- extend their battery life thanks to a minimal leakage in memory periphery
- facilitate integration with a large number of MUX options and high flexibility for address range
The ROM TITAN partakes in the TSMC sponsored offering at 55 nm HV, with the celebrated Single Port RAM RHEA and the Two Port Register File ERIS.
For more information about the sROMet TITAN TSMC 55 nm HV click here
Or contact Dolphin Integration Library Marketing Manager at libraries@dolphin-ip.com
About Dolphin Integration
Dolphin Integration contribute to "enabling mixed signal Systems-on-Chip". Their focus is to supply worldwide customers with fault-free, high-yield and reliable kits of CMOS Virtual Components of Silicon IP, based on innovative libraries of standard cells, flexible registers and low-power memories. They provide high-resolution converters for audio and measurement, regulators for efficient power supply networks, application optimized micro-controllers.
They put emphasis on resilience to noise and drastic reductions of power-consumption at system level, thanks to their own EDA solutions missing on the market for Application Hardware Modeling as well as early Power and Noise assessment. In addition strong experiences in ASIC/SoC design and fabrication, plus privileged foundry portal even for small or medium volumes, make them a genuine one-stop shop covering all customers’ needs for specific requests.
For more information, visit www.dolphin-integration.com
Related Semiconductor IP
- Specialed 20V Analog I/O in TSMC 55nm
- 0.9V/2.5V I/O Library in TSMC 55nm
- RF ESD library in TSMC 55nm LP
- 1.65V Low Noise Microphone Bias for Microcontroller Business in TSMC 55nm
- 12-bit, 2MS/s SAR ADC IP for Microcontroller Business in TSMC 55nm
Related News
- Dolphin Integration announce the availability of new ROM TITAN and ultra low leakage standard cell library SESAME BIV at TSMC 55 nm LP eFlash
- Dolphin Integration introduces a new generation of SpRAM at 55 nm
- Dolphin Integration announces the availability of the new generation of Foundry Sponsored SpRAM generator at 55 nm
- Altera and TSMC Collaborate on 55 nm EmbFlash Process
Latest News
- Silicon Creations Celebrates 20 Years of Global Growth and Leadership in 2nm IP Solutions
- TSMC Debuts A13 Technology at 2026 North America Technology Symposium
- Cadence Collaborates with TSMC to Accelerate Design of Next-Generation AI Silicon
- Synopsys Partners with TSMC to Power Next-Generation AI Systems with Silicon Proven IP and Certified EDA Flows
- JEDEC® Previews LPDDR6 Roadmap Expanding LPDDR into Data Centers and Processing-in-Memory