Post Quantum ready Public Key Crypto HW acceleration library optimized for networking applications
eSi-PQC-HT is a post quantum ready Public Key Crypto HW acceleration library, optimized for networking applications.
Overview
eSi-PQC-HT is a post quantum ready Public Key Crypto HW acceleration library, optimized for networking applications.
eSi-PQC-HT supports the following cryprographic functions in a fully hardware architecture:
- ML-KEM KeyGen, Encaps, Decaps operations for all security modes in FIPS 203;
- ML-DSA Keygen, Sign, Verify operations for all security modes in FIPS 204;
- ECDSA Sign/Verify operations for all NIST prime field curves;
- ECC public key generation for all NIST prime field standardized curves;
- SHA3/SHAKE operations specified in FIPS 202;
The full hardware architecture is optimized for wired/wireless networking applications demanding high throughputs and low processing latency. It also makes the IP compatible with both SoC and simpler non-SoC chip architectures.
Key features
- ML-KEM (FIPS 203)
- ML-KEM.KeyGen/Encaps/Decaps
- ML-KEM-512/768/1024
- Constant time operations for resistance against time analysis attacks
- Configurable arithmetic unit architecture for achieving the required performance and silicon area
- Operation times ~10us for ML-KEM-1024 at 1GHz
- ML-DSA (FIPS 204):
- ML-DSA.KeyGen/Sign/Verify
- ML-DSA-44/65/87
- Constant time operations for resistance against time analysis attacks
- Configurable arithmetic unit architecture for achieving the required performance and silicon area
- Processing times for KeyGen/Verify ~20us at 1GHz
- Average processing time for Sign ~120us at 1GHz
- ECDSA/ECC (FIPS 186-5)
- ECDSA.Sign/Verify
- ECC.PubKeyGen
- Constant time operations for resistance against time analysis attacks
- Configurable arithmetic unit architecture for achieving the required performance and silicon area
- Operation times ~1ms for P-521 at 1GHz
- SHA3/SHAKE (FIPS 202)
- SHA3-224/256/384/512
- SHAKE-128/256
- 64-bit AXI Stream interface
- Double data buffering for loading/unloading data while core is busy
- 24 clock cycles per Keccak round
Applications
- Datacentres / Cloud computing
- Wired and wireless networking
- Edge AI computing
What’s Included?
- Verilog RTL
- C Model
- Testbench
- Software libraries
Specifications
Identity
Provider
Learn more about Post Quantum IP core
How to design secure SoCs Part IV: Runtime Integrity Protection
Nine Compelling Reasons Why Menta eFPGA Is Essential for Achieving True Crypto Agility in Your ASIC or SoC
Deploying StrongSwan on an Embedded FPGA Platform, IPsec/IKEv2 on Arty Z7 with PetaLinux and PQC
A Comprehensive Post-Quantum Cryptography (PQC) Solution based on Physical Unclonable Function (PUF)
Why Anti-tamper Sensors Matter: Agile Analog and Rambus Deliver Comprehensive Security Solution
Frequently asked questions about Post-Quantum Cryptography IP cores
What is Post Quantum ready Public Key Crypto HW acceleration library optimized for networking applications?
Post Quantum ready Public Key Crypto HW acceleration library optimized for networking applications is a Post Quantum IP core from EnSilica listed on Semi IP Hub.
How should engineers evaluate this Post Quantum?
Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Post Quantum IP.
Can this semiconductor IP be compared with similar products?
Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.