Vendor: Faraday Technology Category: Multi-Protocol PHY

16Gbps multi-protocol programmable SerDes PHY in UMC 28HPC+

Faraday 16Gbps multi-protocol programmable SerDes PHY IP in UMC 28HPC+ process is designed with a system-level approach to provid…

Overview

Faraday 16Gbps multi-protocol programmable SerDes PHY IP in UMC 28HPC+ process is designed with a system-level approach to provide optimization of power, performance and area to meet the growing needs for high bandwidth and low latency in the applications of consumer, access layer networking device to core/enterprise layer.

The silicon verified 16Gbps SerDes PHY supports the optimization of SoC chip designs to enable the infrastructure of 10G/40G Ethernet, PCIe 4.0, 5G, and most xPON applications. Compared with the other latest Serdes solutions, it is the only solution that supports both PCIe 4.0 and 10G xPON ONU/OLT in 28nm node.

This full-duplex, high-performance and many-protocols compatible SerDes solution comes with a scalable PMA which can be applied to a wide range of applications across copper and backplane channels with total insertion loss more than 30dB. It is also compatible with standard PCS and controller, and provides flexible design environment for users to customize PCS and controller integration.

Key features

  • Support PCIe G1 to G4 with PCS soft-macro supporting PIPE 4.4.1
  • Support xPON applications: Sym/Asym GPON, Sym/Asym 10GPON, Sym EPON, Sym/Asym 10GEPON
  • Support IEEE 802.3 1G to 40G backplane (KX, KX4/XAUI, KR & KR4), port side (XFI, SFF-8431/SFI and CR4)
  • Support JESD204B/C for high-speed ADC/DAC and FPGA interface
  • Support SGMII and QSGMII (1.25 to 5G)
  • Support CEI-6G and CEI-11G
  • Support Serial Rapid IO (SRIO)
  • Support CPRI
  • Multi-Interface to enable 3rd party’s PCS/MAC’s direct connection to PMA
  • Soft PCS IP available for PCIe 4.0 and bifurcation applications
  • PMA data width for 16/20/32/40 bits
  • Full-duplex lane configuration of x1, x2, x4
  • Ultra-low-power 3 TAP FIR voltage-mode driver with programmable swing and amplitude
  • Receiver with adaptive CTLE/VGA equalizer, and 5 TAP DFE
  • Multiple internal/external loopbacks (TX to RX, RX to TX, RX loopback after S2P with RX clock)
  • On-chip eye scan monitor for testing
  • Built-in power-saving states
  • Built-in PRBS & programmable pattern generator and checker
  • FOM for link training
  • Extensive auto-calibration and BIST engine for performance tuning and self-diagnostics
  • Support up to 600 ppm offset and up to 5000ppm SSC

Block Diagram

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
UMC 28nm HPC

Specifications

Identity

Part Number
16Gbps multi-protocol programmable SerDes PHY in UMC 28HPC+
Vendor
Faraday Technology

Provider

Faraday Technology
HQ: Taiwan
Faraday Technology Corporation is a leading fabless ASIC and silicon IP provider. The company's broad silicon IP portfolio includes I/O, Cell Library, Memory Compiler, ARM-compliant CPUs, DDRI/II/III, MPEG4, H.264, USB 2.0/3.0, 10/100 Ethernet, Serial ATA, and PCI Express, etc. Headquartered in Taiwan, Faraday has service and support offices around the world, including the U.S., Japan, Europe, and China. Faraday is listed in Taipei Stock Exchange, ticker 3035.

Learn more about Multi-Protocol PHY IP core

How a 16Gbps Multi-link, Multi-protocol SerDes PHY Can Transform Datacenter Connectivity

Increasingly, more of the focus on mobile has centered around cloud datacenters and the networking to get the data back and forth between these datacenters and the mobile device. Functions like voice recognition and mapping depend on the ability to split the functionality between the smartphone, for local processing like encryption and compression, and the back end, where a large number of servers can do the heavier lifting before returning the results.

One PHY, Zero Tradeoffs: Multi-Protocol PHY for Edge AI Interface Consolidation

The Cadence 10G multi-protocol PHY was architected to address this exact challenge. Designed to scale across multiple process nodes, it consolidates PCI Express (PCIe), USB, DisplayPort, Ethernet, and other interfaces into a single, compact, silicon-efficient block. What sets it apart is simultaneous multi-protocol support, which enables multiple data paths without duplicating hardware, requiring extra board connectors, or paying the area and power penalty of separate IP blocks.

Frequently asked questions about Multi-Protocol PHY IP cores

What is 16Gbps multi-protocol programmable SerDes PHY in UMC 28HPC+?

16Gbps multi-protocol programmable SerDes PHY in UMC 28HPC+ is a Multi-Protocol PHY IP core from Faraday Technology listed on Semi IP Hub. It is listed with support for umc.

How should engineers evaluate this Multi-Protocol PHY?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Multi-Protocol PHY IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP