UltraSoC enables ultra-high-speed closed-chassis analytics and debug over Synopsys USB3
Combines cycle-zero access, 10Gbps data rates, USB3, USB2 and eUSB compatibility
CAMBRIDGE, UK – June 2, 2020 -- UltraSoC today announced a new USB solution which enables SoC and system development teams to access powerful system-level analytics, optimization and debug capabilities at speeds of 10Gbps – even in a closed chassis. UltraSoC’s USB 2.0 IP is based on a patented hardware-based bare-metal technology that requires no software running to establish communication. When combined with high speed USB 3.1 IP from Synopsys, it allows engineers to efficiently gather high volumes of rich system performance data, with access from “cycle zero” on start-up. eUSB is also supported for access to devices designed on advanced process nodes.
The silicon-proven solution is designed to be both accessible and low cost: based on USB standards there is no need for an expensive debug probe, it is compatible with any PC and can work with any development tool via a simple software driver.
It’s increasingly important for developers to be able to ‘look inside’ products at a system level to optimize performance, and debug problems. This requirement extends throughout the product lifecycle, including after deployment in the field. In these situations, physical access to the electronics may be limited – developers need to gather large amounts of data via interfaces that are available within the product itself – and often that means USB. Combining Synopsys and UltraSoC’s solutions in this area provides an ideal solution for Synopsys users.
Any debug and analytics interface is subject to two vital design requirements. First, the interface itself must be robust in the event of system failure: if the system software fails to boot at start-up or crashes irretrievably during operation, it must still be possible to access the internal analytics, diagnostic and debug capabilities. This is the so-called “cycle zero requirement”. Second, the interface must be able to cope with the data rates generated within the system. CPU tracing capabilities and embedded monitors such as those provided by UltraSoC can generate large data sets which need to be moved quickly off-chip for analysis. This is an increasing problem as systems become larger and more complex. The combined UltraSoC / Synopsys solution satisfies both of these key requirements.
“The benefits of USB as a debug interface are well understood: in fact our customers have been using it in this way for many years, and tell us our solution is exceptionally robust,” said UltraSoC CEO Rupert Baines. “USB is readily accessible in products ‘off-the-shelf’ and does not require additional chip pins in order to provide high-performance access, unlike dedicated debug interfaces such as JTAG or proprietary high speed debug ports that require a dedicated interface and an expensive debug probe. It’s therefore an ideal interface for accessing analytic data from electronic products which increasingly require continuous monitoring and improvement throughout their lifetime.”
UltraSoC embedded analytics technology delivers analysis and monitoring of an SoC regardless of the CPU or architecture. UltraSoC’s embedded analytics covers all major ISAs including open source RISC-V and even mixed (heterogeneous) architectures and is fully compatible with all third party tools.
About UltraSoC
UltraSoC is a pioneering developer of analytics and monitoring technology at the heart of the systems-on-chip (SoCs) that power today’s electronic products. The company’s embedded analytics technology allows product designers to add advanced cybersecurity, functional safety and performance tuning features; and it helps resolve critical issues such as increasing system complexity and ever-decreasing time-to-market. UltraSoC’s technology is delivered as semiconductor IP and software to customers in the consumer electronics, computing and communications industries. For more information visit www.ultrasoc.com.
Related Semiconductor IP
- USB 3.1 DisplayPort PHY - TSMC 10FF, North/South Poly Orientation
- SuperSpeed USB 3.1 Host Controller
- SuperSpeed USB 3.1 DRD Controller
- SuperSpeed USB 3.1 Device Controller
- USB 3.1 PHY (10G/5G) in GF (22nm)
Related News
- UltraSoC partners with Tortuga Pacific to advance global SoC debug and analytics market
- Movidius licenses UltraSoC analytics IP to speed debug and development
- UltraSoC delivers industry's first debug and analytics solution for ARM's AMBA 5 CHI Issue B coherency architecture
- UltraSoC embedded analytics and Imperas virtual platforms combine to enhance multicore development and debug
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers