UCIe Consortium Introduces 3.0 Specification With 64 GT/s Performance and Enhanced Manageability
Key highlights:
- The UCIe 3.0 specification delivers 48/64 GT/s speeds for UCIe-S and UCIe-A to power next-gen multi-chip systems for evolving use cases, which demand higher bandwidth density, such as AI, by doubling the data rate while maintaining low power.
- New features boost power efficiency, enhance manageability, and expand design flexibility for scalable SiP architectures.
- Designed to accelerate high-performance, modular semiconductor development across a rapidly growing chiplet ecosystem.
BEAVERTON, Ore.-- August 5, 2025 --Universal Chiplet Interconnect Express™ (UCIe™) Consortium, the open standard for interconnects between chiplets within a package, today announced the release of the UCIe 3.0 specification, marking the next stage in the evolution of its open chiplet standard. The new specification delivers significant performance enhancements, most notably support for 48 GT/s and 64 GT/s data rates, alongside incremental architectural updates to meet growing industry demand for high-speed, interoperable chiplet solutions.
The UCIe 3.0 specification also introduces enhancements such as runtime recalibration for improved power efficiency and extended sideband reach that supports more flexible multi-chip configurations. Additional manageability features like early firmware download and priority sideband packets increase system responsiveness and reliability. The specification’s optional manageability features give companies the flexibility to implement only what they need, enabling broad adoption while allowing design customization without unnecessary silicon.
Together, these advancements reflect the Consortium’s commitment to driving innovation in the chiplet ecosystem by improving bandwidth density, power efficiency, and system-level manageability, key enablers for scalable multi-chip System-in-Package (SiP) designs. As a result, the 3.0 specification enables greater scalability, flexibility, and interoperability to accelerate innovation in modular semiconductor design.
“UCIe 3.0 represents a critical step forward for the chiplet industry, delivering the speed, efficiency, and manageability needed to scale multi-chip designs,” said Cheolmin Park, UCIe Consortium President and Corporate VP, Samsung Electro-Mechanics. “With increased data rates and extended manageability capabilities, the next generation of UCIe technology will empower developers to build more flexible, interoperable, and high-performance SiP solutions as we all work together to build a truly open and interoperable chiplet ecosystem.”
UCIe 3.0 Specification Highlights:
- Support for 48 GT/s and 64 GT/s data rates, doubling the bandwidth of UCIe 2.0 (32 GT/s) to meet high-performance chiplet demands
- Runtime recalibration enhancements enable power-efficient link tuning during operation by reusing initialization states
- Extended sideband channel reaching up to 100mm supports more flexible SiP topologies
- Support for continuous transmission protocols through mappings, enabling uninterrupted data flow in Raw Mode for new applications such as connectivity between SoC and DSP chiplets
- Early firmware download standardization using Management Transport Protocol (MTP) for streamlined initialization
- Priority sideband packets allow deterministic, low-latency signaling for time-sensitive system events
- Fast throttle and emergency shutdown mechanisms provide immediate system-wide notifications via open-drain I/O
- Fully backward compatible with all previous UCIe specifications for seamless integration and adoption
The UCIe 3.0 Specification is available to the public by request at www.uciexpress.org/specifications.
Learn more about the UCIe 3.0 Specification at the Future of Memory and Storage (FMS)
Swadesh Choudhary, UCIe Consortium, will introduce new features included in the UCIe 3.0 Specification at FMS on Thursday, August 7, 2025, from 8:30 – 9:35 am PT in the Santa Clara Convention Center. The UCIe Consortium will also host a kiosk in the FMS Open Standards Pavilion (BOOTH 725) on the exhibit show floor from August 5-7. Visit the FMS agenda for detailed information about the UCIe Consortium’s presentation and exhibit schedule: https://futurememorystorage.com/.
Resources:
About UCIe Consortium
The UCIe Consortium is an industry consortium dedicated to advancing UCIe™ (Universal Chiplet Interconnect Express™) technology, an open industry standard that defines the interconnect between chiplets within a package, enabling an open chiplet ecosystem and ubiquitous interconnect at the package level. UCIe Consortium is led by key industry leaders Advanced Semiconductor Engineering, Inc. (ASE), Alibaba, AMD, Arm, Google Cloud, Intel Corporation, Meta, Microsoft Corporation, NVIDIA, Qualcomm Incorporated, Samsung Electronics, and Taiwan Semiconductor Manufacturing Company, and represents more than 150 member companies. For more information, visit www.UCIexpress.org.
Related Semiconductor IP
- UCIe Controller baseline for Streaming Protocols for ASIL B Compliant, AEC-Q100 Grade 2
- UCIe D2D Adapter
- UCIe Die-to-Die Chiplet Controller
- UCIe Controller add-on CXL3 Protocol Layer
- UCIe Controller add-on CXL2 Protocol Layer
Related News
- USB-IF Announces USB Audio Device Class 3.0 Specification
- CXL Consortium Releases Compute Express Link 3.0 Specification to Expand Fabric Capabilities and Management
- UCIe™ (Universal Chiplet Interconnect Express™) Consortium Releases its 1.1 Specification
- Full Compliance with Military Temperature Specification Planned for Altera 20 nm FPGA and SoC Devices
Latest News
- Codasip looks to Silicon Creations’ PLL to drive RISC-V Automotive Safety-Critical Core
- UCIe Consortium Introduces 3.0 Specification With 64 GT/s Performance and Enhanced Manageability
- China Unyielding Ascent in RISC-V
- NEO Semiconductor Introduces World’s First Extreme High Bandwidth Memory (X-HBM) Architecture for AI Chips
- Secure Your IC Design Project Slot with CoreHW for Q4 2025 & 2026