Oasys Design Systems’ Announces Multi-Year Strategic Chip Synthesis Technology License with Xilinx
Programmable Chip Sizes, Mounting Complexity Cited as Reasons for Selecting Revolutionary Technology
SANTA CLARA, CALIF.–– June 8, 2010–– Oasys Design Systems today announced its multi-year strategic licensing agreement with Xilinx for Oasys’ revolutionary Chip Synthesis™ technology.
The companies are not disclosing terms of the agreement or details regarding Xilinx’s long-term plans for implementing the technology for field programmable gate array (FPGA)-based design.
“With programmable chip sizes growing and complexity mounting, it was clear we needed to look at a new generation of synthesis to support the needs of our customers,” says Vin Ratford, Xilinx’s senior vice president of worldwide marketing. “We were immediately impressed with Oasys’ Chip Synthesis technology for its speed, capacity, performance and quality of results.”
Paul van Besouw, Oasys’ president and chief executive officer, adds: “It gives us a great deal of pride that Xilinx has chosen the Oasys technology to address the scaling of solutions for next generation programmable platforms. Oasys currently provides a new generation of implementation platform for ASIC designers. We will continue to focus in this area, and the unique partnership with Xilinx will bring benefits of our revolutionary technology to leading-edge FPGA designers as well.”
RealTime Designer™, based on Oasys’ Chip Synthesis technology, is the first design tool for physical register transfer level (RTL) synthesis of 100-million gate designs. It synthesizes RTL code to placed gates in a single pass and in a fraction of the time traditional synthesis does. A unique RTL placement feature eliminates unending design closure and iterations between synthesis and layout.
Oasys will demonstrate RealTime Designer at the 47th Design Automation Conference (DAC) in Booth #202 June 14-16 at the Anaheim Convention Center in Anaheim, Calif.
About Oasys Design Systems
Oasys Design Systems is a privately funded electronic design automation (EDA) software supplier with a revolutionary new platform called Chip Synthesis™, a fundamental shift in how synthesis is used to design and implement ICs larger than 20-million gates. It has attracted the support of legendary EDA leaders and its RealTime Designer™ is in use at leading-edge semiconductor and systems companies worldwide. Follow Oasys on Twitter at: www.twitter.com/OasysDS. Corporate Headquarters is located at 3250 Olcott Street, Suite 120, Santa Clara, Calif. 95054. Telephone: (408) 855-8531. Facsimile: (408) 855-8537. Email: info@oasys-ds.com. For more information, visit: www.oasys-ds.com
Related Semiconductor IP
- 250nA-88μA Current Reference - X-FAB XT018-0.18μm BCD-on-SOI CMOS
- UCIe D2D Adapter & PHY Integrated IP
- Low Dropout (LDO) Regulator
- 16-Bit xSPI PSRAM PHY
- MIPI CSI-2 CSE2 Security Module
Related News
- Oasys Design Systems Revolutionizes Synthesis for 20M+ Gate Designs
- Mentor Graphics Acquires Oasys RealTime to Bring RTL Synthesis to its Digital Implementation Flow
- Mentor Graphics Announces Precision RTL Plus for FPGA Synthesis -- Vendor-Independent Solution for Breakthrough Productivity
- Mentor Graphics and Altera announce Catapult C Synthesis Accelerated Libraries for High-Performance DSP Hardware in FPGA
Latest News
- Faraday Reports First Quarter 2026 Results
- Cadence Reports First Quarter 2026 Financial Results
- Rambus Reports First Quarter 2026 Financial Results
- CAST Introduces MAC-SEC-MG IP Core for Secure 10G+ Ethernet SoC Designs
- Crypto Quantique and Attopsemi Unite PUF and I-fuse® OTP technology to Deliver Zero-Overhead Device Enrollment on FinFET Technology