Mentor achieves certifications for TSMC's leading-edge 3nm process technology
Sep 3, 2020 -- Mentor, a Siemens business, today announced that TSMC has certified multiple Mentor product lines and tools for the foundry’s recently announced 3nm (N3) process technology.
“Mentor’s recent certifications for our advanced N3 process underscore the value that the company provides for our shared customers and the broader TSMC ecosystem,” said Suk Lee, Senior Director of Design Infrastructure Management Division at TSMC. “We are pleased to see the ongoing certification of a wide range of leading Mentor platforms to help our customers achieve silicon success benefiting from the significant power and performance boost of our most advanced process technologies.”
The Mentor offerings now certified for TSMC’s N3 process include the Analog FastSPICE™ Platform, which provides leading-edge circuit verification for nanometer analog, radio frequency (RF), mixed-signal, memory, and custom digital circuits.
Mentor has also expanded its support for TSMC’s 2.5/3D offering with Mentor’s Xpedition™ software, including Xpedition Substrate Integrator for design planning and netlisting and Xpedition Package Designer for layout, now enhanced to meet TSMC’s requirements for InFO-R. In addition, Mentor’s Calibre® platform 3DStack technology has expanded its support of inter-die LVS for TSMC offerings with support for CoWoS®-S.
Mentor’s Calibre nmPlatform, which is the global IC verification industry leader, has added further certifications across multiple products for TSMC’s N3 and N5 processes including:
- The Calibre nmDRC™ and Calibre nmLVS™ tool suites, which are for IC physical and circuit verification sign-off. Calibre continues to deliver new advancements and functionality at each new process node while delivering industry-leading accuracy, scalability, and turnaround time.
- The Calibre PERC™ reliability platform, which employs a unique, integrated analysis of both the physical layout and the netlist to automate complex reliability verification checks. Mentor has worked with TSMC to provide a comprehensive capability for ESD (Electrostatic Discharge) and Latch-Up verification.
- The Calibre xACT™ parasitic extraction solution, which offers the high accuracy required for three-dimensional FinFET structures and gives Mentor and TSMC customers the ability to fully leverage the inherent performance benefits of TSMC’s 3nm offering.
“Mentor and TSMC continue to build on our long track record of delivering world-class solutions for our shared customers,” said Joe Sawicki, executive vice president, Mentor IC EDA. “TSMC’s 3nm process technology is truly state-of-the-art, delivering performance and power efficiency for our worldwide base of mutual customers, and once again proving that Moore’s Law is not dead.”
ABOUT MENTOR GRAPHICS
Mentor Graphics Corporation, a Siemens business, is a world leader in electronic hardware and software design solutions, providing products, consulting services, and award-winning support for the world’s most successful electronic, semiconductor, and systems companies. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Web site: http://www.mentor.com.
Related Semiconductor IP
- SoC Security Platform / Hardware Root of Trust
- SPI to AHB-Lite Bridge
- Octal SPI Master/Slave Controller
- I2C and SPI Master/Slave Controller
- AHB/AXI4-Lite to AXI4-Stream Bridge
Related News
- Siemens partners with TSMC for 3nm product certifications and other technology milestones
- Siemens announces certifications for TSMC's latest processes, celebrates recent achievements for Siemens and TSMC collaboration
- TSMC's 3-nm Push Faces Tool Struggles
- Synopsys Accelerates Advanced Chip Design with First-Pass Silicon Success of IP Portfolio on TSMC 3nm Process
Latest News
- RaiderChip NPU for LLM at the Edge supports DeepSeek-R1 reasoning models
- The world’s first open source security chip hits production with Google
- ZeroPoint Technologies Unveils Groundbreaking Compression Solution to Increase Foundational Model Addressable Memory by 50%
- Breker RISC-V SystemVIP Deployed across 15 Commercial RISC-V Projects for Advanced Core and SoC Verification
- AheadComputing Raises $21.5M Seed Round and Introduces Breakthrough Microprocessor Architecture Designed for Next Era of General-Purpose Computing