Sidense Memory IP Qualified at Three GLOBALFOUNDRIES Processes
Customers Finding Sidense One-Time Programmable (OTP) Memory a Key Ingredient for SoC Success
OTTAWA-- January 18, 2011 - Sidense Corp., a leading developer of Logic Non-Volatile Memory (LNVM) OTP IP cores, announced today that the Company has qualified its OTP (one-time programmable) SiPROM products in three GLOBALFOUNDRIES CMOS processes -- 180nm, 130nm and 65nm. Customers are using Sidense OTP implemented by GLOBALFOUNDRIES in a wide range of products, targeting such diverse applications as USB and touch screen controllers, silicon clocks, power management chips, HDMI controllers and configurable storage.
Sidense's SiPROM, ULP and SLP families of OTP macros are available for top-tier silicon foundry and IDM processes in several configurations ranging from 16 bits up to 512 Kbits, supporting word widths up to 128 bits. Customers designing chips with Sidense memory for GLOBAL FOUNDRIES processes are using the Company's OTP macros in densities from 64 bits to 128 Kbits.
"We are seeing a rapidly increasing demand for qualified OTP memory IP over a wide range of process nodes," said Todd Humes, Vice President of R&D at Sidense. "Through close cooperation with GLOBALFOUNDRIES we are able to supply our customers with a broad range of OTP macros at several popular nodes to meet their embedded non-volatile storage requirements and help give them a competitive edge."
About Sidense Corp.
Sidense Corp. provides secure, very dense and reliable non-volatile, one-time programmable (OTP) memory IP for use in standard-logic CMOS processes with no additional masks or process steps required and no impact on product yield. The Company's innovative one-transistor 1T-Fuse™ architecture provides the industry's smallest footprint, most reliable and lowest power Logic Non-Volatile Memory (NVM) IP solution. With over 70 patents granted or pending, Sidense OTP provides a field-programmable alternative solution to Flash, mask ROM and eFuse in many OTP and MTP applications.
Sidense SiPROM, SLP and ULP memory products, embedded in over 150 customer designs, are available from 180nm down to 40nm and are scalable to 28nm and below. The IP is offered at and has been adopted by all top-tier semiconductor foundries and selected IDMs. Customers are using Sidense OTP for analog trimming, code storage, encryption keys such as HDCP, WHDI, RFID and Chip ID, medical, automotive, and configurable processors and logic. For more information, please visit www.sidense.com.
Related Semiconductor IP
- Simulation VIP for Ethernet UEC
- Bluetooth® Low Energy 6.2 PHY IP with Channel Sounding
- Simulation VIP for UALink
- General use, integer-N 4GHz Hybrid Phase Locked Loop on TSMC 28HPC
- JPEG XL Encoder
Related News
- Sidense OTP Memory IP Enables SpectraLinear Non-Volatile Programmable PC Clock Family
- CFX announces commercial availability of anti-fuse OTP technology on CanSemi 0.18um Logic process
- CFX announces commercial availability of anti-fuse OTP technology on 40nm Logic process
- CFX announces commercial availability of anti-fuse OTP technology on 55nm Logic process
Latest News
- Mixel MIPI IP Integrated into Automotive Radar Processors Supporting Safety-critical Applications
- GlobalFoundries and Navitas Semiconductor Partner to Accelerate U.S. GaN Technology and Manufacturing for AI Datacenters and Critical Power Applications
- VLSI EXPERT selects Innatera Spiking Neural Processors to build industry-led neuromorphic talent pool
- SkyWater Technology and Silicon Quantum Computing Team to Advance Hybrid Quantum-Classical Computing
- Dnotitia Revolutionizes AI Storage at SC25: New VDPU Accelerator Delivers Up to 9x Performance Boost