Feroceon processor reorganizes ARM's pipeline, says In-Stat
EE Times: Feroceon processor reorganizes ARM's pipeline, says In-Stat | |
Peter Clarke (05/31/2005 8:38 AM EDT) URL: http://www.eetimes.com/showArticle.jhtml?articleID=163702145 | |
LONDON Marvell Technology Group Ltd. has disclosed the development of a complex ARM-based processor with a variable-length processing pipeline that allows out-of-order instruction execution, according to In-Stat. Marvell has begun sampling its Feroceon chip in an evaluation board, In-Stat said in a newsletter, adding that the 0.15-micron Orion chip is Marvell's first SoC instantiation of Feroceon. Marvell plans to ship parts at clock frequencies of up to 600MHz and parts are sampling, In-Stat added. The Feroceon makes some significant changes to the standard ARM fixed pipeline, with a variable-stage pipeline that ranges from six stages to eight if the writeback stage is included. Most ARM processors (and many other embedded processors) employ an in-order, fixed-stage pipeline design because it is simpler to construct and uses less logic, In-Stat said. The instructions per cycle (IPC) of an in-order, fixed-stage pipeline will often be fairly low unless other features are added, such as multithreading or superscalarity. In contrast, a variable-stage pipeline optimizes the number of clock cycles needed from issue to retire on each instruction, avoids wasting processor resources, and minimizes the branch penalty from dead clock cycles. With these changes to the ARM core, the Feroceon processor could also support dual-issue operation, In-Stat said.
| |
- - | |
Related Semiconductor IP
- NFC wireless interface supporting ISO14443 A and B with EEPROM on SMIC 180nm
- DDR5 MRDIMM PHY and Controller
- RVA23, Multi-cluster, Hypervisor and Android
- HBM4E PHY and controller
- LZ4/Snappy Data Compressor
Related News
- Renesas' New Ultra-High Performance MCUs are Industry's First Based on Arm Cortex-M85 Processor
- Nordic Semiconductor and Arm reaffirm partnership with licensing agreement for latest low power processor designs, software platforms, and security IP
- C-DAC partners with MosChip and Socionext for design of HPC Processor AUM based on Arm architecture
- IAR unveils Functional Safety version of IAR Embedded Workbench for Arm equipped with certified static analysis capabilities
Latest News
- CAST Releases First Dual LZ4 and Snappy Lossless Data Compression IP Core
- Arteris Wins “AI Engineering Innovation Award” at the 2025 AI Breakthrough Awards
- SEMI Forecasts 69% Growth in Advanced Chipmaking Capacity Through 2028 Due to AI
- eMemory’s NeoFuse OTP Qualifies on TSMC’s N3P Process, Enabling Secure Memory for Advanced AI and HPC Chips
- AIREV and Tenstorrent Unite to Launch Advanced Agentic AI Stack