Vendor: Curious Corp. Category: Multi-Protocol PHY

MIPI D-PHY/LVDS combo Transmitter - 8-Lane 700Mbps

The CL12661H8T1JM2JIP is an ideal means to link Camera Modules or CMOS Image Sensor (CIS) to Host System.

GlobalFoundries 40nm LP Silicon Proven View all specifications

Overview

The CL12661H8T1JM2JIP is an ideal means to link Camera Modules or CMOS Image Sensor (CIS) to Host System. The CL12661H8T1JM2JIP is designed to support data rate in excess of maximum 700Mbps utilizing LVDS / MIPI-DPHY interface specification. The CL12661H8T1JM2JIP can change Interface type to same PAD for changing mode.

Key features

  • MIPI DPHY v1-0 / MIPI CSI2 compliant
  • Differential signal of almost CIS serial outputs support
    • 1) MIPI-DPHY (Maximum 700Mbps)
    • 2) LVDS (Maximum 700Mbps)
  • Reference Clock Frequency: 58.3MHz
  • Input Clock Frequency:
    • (LVDS 8/12 bit SER) PCK_N= ~87.5MHz
    • (MIPI-DPHY 8bit SER) PCK_N= ~87.5MHz
  • Output Clock Frequency: ~350MHz Output Data Rate: ~700Mbps
  • Power Supply : 1.8V( I/O, Analog) 1.1V(Core)
  • Max TX Lane Number:
    • MIPI-DPHY Clock 2-port / Data 8-ports / Frame 2-ports (lanes)
    • LVDS Clock 2-port / Data 8-ports / Frame 2-ports (lanes)
  • Data Input Path:
    • 1) MIPI DPHY (8bit Parallel)
    • 2) Others (8, 12 bit Parallel)
  • Include Power Down Mode
  • Output impedance: Adjustable in settings
  • Process: GF40nm LP (1P-9M) Triple well
  • Various process porting support available ( Please contact us. )
  • Supporting Link-layer (Soft Macro): CD12661IP

Benefits

  • We are IP design professional engineering company, so we can provide the high quality and good performance solution. Also we can provide not only single-interface PHY but also multi-interface PHY.
  • We are making the PHY to meet customer specification by having our own IP data base resource. Our business is very flexibility IP license model, and then we have a lot of license to many sensor companies.
  • Our products can contribute to your business.

Applications

  • Camera Application
    • Security Camera
    • Mobile-Phone Camera
    • DSC(Digital Still Camera)
    • Medical Camera
    • SLR
    • 3D Camera
    • Camcorder
  • ISP(Image Signal Processer)

What’s Included?

  • Verilog Model (verilog / vcs)
  • .db file / .lib(Option) file
  • symbol / LVS netlist / Hspice netlist(Option)
  • LEF, layer map file, layout technology file
  • Layout Verification Report (DRC & LVS), Command file
  • Datasheet (This file) /Application Note (Usage connection CIS)
  • Packaging and Layout Guideline / PCB Guideline
  • Static Delay Analysis (STA) Guideline
  • Testing Guideline (Option)
  • TX or RX Verilog Model and Test Vector(Option)
  • CMOS Image Sensor Verilog Models(Option)
  • Combo Link Layer IP(CD12661IP) and FPGA Board(Option)

Files

Note: some files may require an NDA depending on provider policy.

Silicon Options

Foundry Node Process Maturity
GlobalFoundries 40nm LP Silicon Proven

Specifications

Identity

Part Number
CL12661H8T1JM2JIP700
Vendor
Curious Corp.

Provider

Curious Corp.
HQ: Japan
CURIOUS Corporation was established in July, 2001. We develop Analog/Mixed Signal (Analog/Digital Mixture) IP and IC ( Integrated Circuits). Especially,we are good at interface circuits and imaging capture circuits. And our IP and IC are used mobile-phone and flat panel display. In the future, all information processing machines will be presumed to be connected over a form of network or another. As such demands for these machines are expected to increase considerably in the ever-expanding world of communication with this increase demands for the LCD Driver will also undoubtedly rise. With the present lack of analog design capacity in the world due to a shortage of analog engineers. Our main purpose is to work hard to provide our customers with the best expert advice and services possible.

Learn more about Multi-Protocol PHY IP core

How a 16Gbps Multi-link, Multi-protocol SerDes PHY Can Transform Datacenter Connectivity

Increasingly, more of the focus on mobile has centered around cloud datacenters and the networking to get the data back and forth between these datacenters and the mobile device. Functions like voice recognition and mapping depend on the ability to split the functionality between the smartphone, for local processing like encryption and compression, and the back end, where a large number of servers can do the heavier lifting before returning the results.

One PHY, Zero Tradeoffs: Multi-Protocol PHY for Edge AI Interface Consolidation

The Cadence 10G multi-protocol PHY was architected to address this exact challenge. Designed to scale across multiple process nodes, it consolidates PCI Express (PCIe), USB, DisplayPort, Ethernet, and other interfaces into a single, compact, silicon-efficient block. What sets it apart is simultaneous multi-protocol support, which enables multiple data paths without duplicating hardware, requiring extra board connectors, or paying the area and power penalty of separate IP blocks.

Frequently asked questions about Multi-Protocol PHY IP cores

What is MIPI D-PHY/LVDS combo Transmitter - 8-Lane 700Mbps?

MIPI D-PHY/LVDS combo Transmitter - 8-Lane 700Mbps is a Multi-Protocol PHY IP core from Curious Corp. listed on Semi IP Hub. It is listed with support for globalfoundries Silicon Proven.

How should engineers evaluate this Multi-Protocol PHY?

Engineers should review the overview, key features, supported foundries and nodes, maturity, deliverables, and provider information before shortlisting this Multi-Protocol PHY IP.

Can this semiconductor IP be compared with similar products?

Yes. Buyers can compare this product with similar semiconductor IP cores or IP families based on category, provider, process options, and structured technical specifications.

×
Semiconductor IP