TSMC Helps LSI Reduce Leakage 25 Percent on Next Generation Product
PowerTrim gate length biasing optimizes power with no area or performance compromise
Hsinchu, Taiwan â January 6, 2010 â Taiwan Semiconductor Manufacturing Company, Ltd. (TSMC) (TWSE: 2330, NYSE: TSM) today announced that LSI Corporation achieved over 25% overall leakage reduction in a next-generation product by implementing TSMCâs PowerTrim power optimization technology on the companyâs 65nm low power (LP) process.
PowerTrim is a first-of-its-kind technology that blends a layer of design technology with advanced semiconductor processing to optimize a designâs power leakage. Tela Innovations provides the patented PowerTrim technology and services under an exclusive license to TSMC.
PowerTrim software analyzed the LSI design and substituted cells with small increases in gate length on non-critical timing paths. These small changes make a significant impact since increasing gate length exponentially reduces leakage current.
âLow power consumption and high performance are key to the success of our products,â said Norm Lawrence, director of Product and Test Engineering, Networking Components Division at LSI Corporation. âWorking closely with TSMC and Tela Innovations, PowerTrim helped us reduce leakage power by over 25% while improving our yield distribution for leakage.â
PowerTrim performs speed/power tradeoffs using a CD biasing technique that analyzes designs and intelligently applies gate length biases to the appropriate cells (i.e. non-critical paths possessing sufficient timing âslackâ). The technology optimizes transistors along these paths without reducing chip performance. The gate CD biases are implemented as part of the Optical Proximity Correction (OPC) flow. The process does not impact cell footprint or chip area. The result is significant leakage power reduction while maintaining chip performance and area. PowerTrim also significantly reduces leakage power variability resulting in improved parametric yield.
âEnabling our customers to improve important product features like power consumption is one of the key objectives of TSMCâs Open Innovation PlatformTM initiative,â said S.T. Juang, senior director of Design Infrastructure Marketing at TSMC. âCollaborating with innovative companies like Tela Innovations to provide an Open InnovationTM program creates differentiated value that is the central vision behind this initiative. We are quite pleased with the results that LSI achieved and are encouraged by their decision to deploy PowerTrim.â
The PowerTrim service is implemented in conjunction with other leakage reduction techniques such as multi-Vt cell libraries, reverse body biasing, header/footer sleep switches, and voltage islands. It provides additional leakage improvements and is more efficient in terms of leakage reduction per unit of slack than high-Vt transistors.
Availability
PowerTrim is available directly from TSMC for advanced process technologies including 90nm, 80nm, 65nm, 55nm, and 40nm process nodes. Telaâs technology is exclusively embedded in PowerTrim. Contact TSMC account management for more information.
About TSMC
TSMC is the worldâs largest dedicated semiconductor foundry, providing the industryâs leading process technology and the foundryâs largest portfolio of process-proven libraries, IP, design tools and reference flows. The Companyâs total managed capacity in 2009 exceeded 10 million 8-inch equivalent wafers, including capacity from two advanced 12-inch - GigaFabsâ¢, four eight-inch fabs, one six-inch fab, as well as TSMCâs wholly owned subsidiaries, WaferTech and TSMC (China), and its joint venture fab, SSMC. TSMC is the first foundry to provide 40nm production capabilities. Its corporate headquarters are in Hsinchu, Taiwan. For more information about TSMC please visit http://www.tsmc.com.
Related Semiconductor IP
- Simulation VIP for Ethernet UEC
- Bluetooth® Low Energy 6.2 PHY IP with Channel Sounding
- Simulation VIP for UALink
- General use, integer-N 4GHz Hybrid Phase Locked Loop on TSMC 28HPC
- JPEG XL Encoder
Related News
- TSMC Announces Power Trim Service for Advanced Chip Leakage Power Reduction
- Dolphin Integration offers first standard cell library to enable a leakage reduction of 1/350 at 65 and 55 nm
- Synopsys' Galaxy Design Platform Delivers Over 30% Leakage Power Reduction for Fujitsu Semiconductor's ARM-Powered Multi-Core
- inSilicon Corporation Announces Workforce Reduction as Part of Ongoing Expense Reduction Program
Latest News
- Spectral Design and Test Inc. and BAE Systems Announce Collaboration in RHBD Memory IP Development
- VSORA and GUC Partner on Jotunn8 Datacenter AI Inference Processor
- Mixel MIPI IP Integrated into Automotive Radar Processors Supporting Safety-critical Applications
- GlobalFoundries and Navitas Semiconductor Partner to Accelerate U.S. GaN Technology and Manufacturing for AI Datacenters and Critical Power Applications
- VLSI EXPERT selects Innatera Spiking Neural Processors to build industry-led neuromorphic talent pool