Solido launches PVTMC Verifier from its Machine Learning Labs
100x faster full variation-aware design verification across operating and process conditions
San Jose, CA, September 6, 2017 - Solido Design Automation Inc., the leading provider of machine learning-based variation-aware design and characterization software, today announced the launch of PVTMC Verifier. PVTMC Verifier uses machine learning to thoroughly verify designs across the complete spectrum of process variation and operating conditions, enabling users to reduce their design cycle time, produce more competitive chips, and prevent silicon failures.
For design applications such as automotive, mobile, high-performance computing and Internet of Things (IoT), it has become increasingly necessary to thoroughly verify for variability across all possible operating and process conditions before sending to silicon, to reduce risk of respins or yield loss. Because process variation and operating conditions frequently interact with one another at advanced process nodes, simulating them independently can lead to missed critical interaction effects and failures, which can then go unnoticed before silicon.
PVTMC Verifier overcomes this problem by simulating across the full combinatorial space of process variation and operating conditions together, taking into account interactions between statistical variation and PVTs to ensure that the true worst-case performance conditions are identified.
PVTMC Verifier is more than 100x faster than the equivalent brute force verification, enabling full coverage of all PVT and statistical conditions. The time-to-market reduction, combined with PVTMC Verifier’s ability to pinpoint circuit failure points before going to silicon, results in substantial profitability improvements for design teams.
“PVTMC Verifier is the third product to come out of Solido ML Labs, announced earlier this year,” said Amit Gupta, president & CEO of Solido Design Automation. “We continue to apply our machine learning platform technologies and years of expertise to customer problems that are not addressable using brute-force solutions.”
With PVTMC Verifier, development teams can bring more competitive and successful designs to market, with less silicon iteration, reduced die area, and lower engineering and manufacturing costs.
Availability
PVTMC Verifier is available immediately in the Solido Variation Designer product line, and has been rolled out to Solido’s user base spanning over 2000 analog/RF, I/O, memory, and standard cell designers. For more information, please visit www.solidodesign.com/products/variation-designer/technology/#pvtmc-verifier.
About Solido Design Automation
Solido Design Automation Inc. is a leading provider of variation-aware design and characterization software to technology companies worldwide, improving design performance, power, area and yield. Solido’s products are currently used in production by thousands of designers at over 40 major companies. Solido ML Labs makes Solido’s machine learning technologies and expertise available to semiconductor companies in developing new software products. The privately held company is venture capital funded and has offices in the USA, Canada, Asia and Europe. For further information, visit www.solidodesign.com or call 306-382-4100.
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related News
- OneSpin Solutions Enters EDA Market with Breakthrough Formal Verification Solution; OneSpin 360 Module Verifier First to Enable True Functional Sign-off and Risk-Free IP Reuse
- Globetech Solutions Announces STIL Verifier, Shortest Path between Verification and Test
- OneSpin Enhanced 360 Module Verifier Delivers Industry's Firt Complete Multi-Configuration IP Verification Solution
- Cadence Introduces Incisive Enterprise Verifier, Delivering Dual Power of Formal Analysis and Simulation Engines
Latest News
- How hardware-assisted verification (HAV) transforms EDA workflows
- BrainChip Provides Low-Power Neuromorphic Processing for Quantum Ventura’s Cyberthreat Intelligence Tool
- Ultra Accelerator Link Consortium (UALink) Welcomes Alibaba, Apple and Synopsys to Board of Directors
- CAST to Enter the Post-Quantum Cryptography Era with New KiviPQC-KEM IP Core
- InPsytech Announces Finalization of UCIe IP Design, Driving Breakthroughs in High-Speed Transmission Technology