Jennic to demonstrate Serial RapidIO IP in silicon
SHEFFIELD, UK –20th September 2004
–Jennic, the system-level Intellectual Property (IP) provider, today announced the test and evaluation of its Serial RapidIO IP core by NEC Electronics. The aim is to provide OEM customers with silicon proven IP that will reduce their development time and the associated risks.
Jennic will incorporate NEC Electronics’ SerDes and a range of test and diagnostic capabilities into their Serial RapidIO IP core, which will then be implemented in a test chip using NEC Electronics’ ISSP Structured ASIC technology. The test chip will then be used to undertake compliance and interoperability testing with products from other members of the RapidIO Trade Association.
"The availability of silicon proven IP is a vital element of the RapidIO ecosystem. The combination of Jennic's system level IP and NEC Electronics’ leading edge ASIC technology provides a compelling solution for OEM customers implementing RapidIO systems," said Iain Scott, Executive Director of the RapidIO Trade Association.
Jennic is an active participant in the RapidIO Trade Association and during the development of this IP has made extensive use of other RapidIO Trade Association sponsored initiatives to ensure standards compliance and compatibility with other vendors solutions: These have included the use of the compliance checklists and functional simulation against the bus functional models that allow behavioural modeling in a system level environment.
Jennic's RapidIO IP product line provides a range of complete, fully integrated RapidIO interface solutions to address a wide range of applications including endpoints and switches. They are based around a common, modular architecture and implement the Physical, Transport and Logical Layer RapidIO standards.
About Jennic
Jennic is a leading provider of Intellectual Property and silicon design services to the broadband communications market. Jennic combines its system expertise, advanced Intellectual Property portfolio and skills in digital, software, mixed-signal and SoC design to deliver performance, cost and time-to-market advantages to its system OEMs and semiconductor customers. Jennic’s Intellectual Property portfolio includes physical layer framers and bus bridges for wide and metro area networks, access network co-processors, line-card connectivity solutions and cellular, low power wireless and data mixed-signal systems.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- Jennic announces Serial RapidIO to PCI Bridge
- Jennic Joins the RapidIO Trade Association
- Jennic validates its Serial RapidIO intellectual property in silicon
- First-Time-Ever Demo of FPGA Processing on a Serial RapidIO Device
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers