Dolphin Integration announces the availability of a brand new Front End generator: spRAM Haumea for the 130 nm G process
Meylan, France – March 26, 2010. Dolphin Integration’s strategy for the 130 nm technological process is to release a Register Bank Panoply for SoC designers with the capability to generate instances from 1 bit up to 512 kbits.
The Register Bank Panoply includes:
- Synthetizable instances with the SESAME Library of Reduced Cell Stems optimized for High Density (HD-BTF) and for High Speed (HS-BTF) with the smallest capacities of the Panoply, enabling FIFOs, etc.
- Generated instances with the one-port Register File Aura architecture optimized for high speed and high density for medium capacities.
- Generated instances with the Single metal programmable sROMet Cassiopeia optimized for low consumption both dynamic and static.
- Generated instances with the SPRAM Haumea architecture optimized for low dynamic power and density for largest capacities.
The first element of the 130 nm Register Bank Panoply releasesd is the generator for the spRAM Haumea. The Haumea architecture represents the best mix between Power Consumption and Density:
- The spRAM Haumea meets the most demanding power budgets thanks to its smart low power design and its power reduction features: data retention mode, stand by mode, byte write.
- The spRAM Haumea also allows cost reduction thanks to its high-density architecture: depending on the capacity, Haumea is up to 10% denser than free alternative solutions.
The Haumea generator available on Dolphin Integration website for the SMIC 130 nm G process offers flexibility from 32 kbits up to 512 kbits.
For more information about Haumea: http://www.dolphin.fr/flip/ragtime/013/ragtime_013_ram.html
About Dolphin Integration
Dolphin Integration is up to their charter as the most adaptive creator in the Microelectronics Design Industry to "enable mixed signal Systems-on-Chip". It stars a quality management stimulating reactivity for innovation and Foundry independence. Their current mission is to supply worldwide customers with fault-free, high-yield and reliable sets of CMOS Virtual Components, resilient to noise and drastic for low power-consumption, together with engineering assistance and product evolutions customized to their needs.
For more information about Dolphin, visit: www.dolphin.fr/sesame
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related News
- Tahoe RF Semiconductor Announces RF Receiver Front End and Integrated VCO IP Blocks Aimed At Multiple Wireless Standards
- IQ-Analog now offers low power, size efficient wideband Analog Front End for (AFE) for WiMAX, Digital Video Broadcast and 802.11x applications
- Nuvation Introduces the Multichannel Video Front End Reference Design for Design-Acceleration of Video Security Encoder Products
- IQ Analog announces industry first 8-Channel Analog Front End IC
Latest News
- BrainChip Provides Low-Power Neuromorphic Processing for Quantum Ventura’s Cyberthreat Intelligence Tool
- Ultra Accelerator Link Consortium (UALink) Welcomes Alibaba, Apple and Synopsys to Board of Directors
- CAST to Enter the Post-Quantum Cryptography Era with New KiviPQC-KEM IP Core
- InPsytech Announces Finalization of UCIe IP Design, Driving Breakthroughs in High-Speed Transmission Technology
- Arm Announces Appointment of Eric Hayes as Executive Vice President, Operations