Altera Delivers Industry's First Integrated 100G EFEC Solutions for FPGAs
Enhanced Forward Error Correction Technology Accelerates Migration to 100G
San Jose, Calif., March 7, 2011—Altera Corporation (NASDAQ: ALTR) today announced availability of the industry’s first integrated, enhanced forward error correction (EFEC) IP cores optimized for high performance Stratix ® IV and Stratix V series FPGAs. The EFEC7 and EFEC20 are multi-dimensional IP cores developed by Altera’s Newfoundland Technology Centre (formerly Avalon Microelectronics) and specifically designed for 100G applications such as metro and long-haul optical transport networks (OTN).
Service providers today are upgrading their 10G metro and long-haul OTN networks to 100G speeds to support growing bandwidth requirements for video data, as well as planning for 400G in the future. In addition, these network backbones must operate over 25-50 percent longer fiber spans, while providing lower power, cost, and latency. Altera’s EFEC IP cores provide the required performance and error free delivery over longer distances.
“With the combined forecast of the 10G, 40G, and 100G transceiver and transponder market expected to grow to over $2 billion worldwide in 2014 (1), we are well positioned to provide high-performance flexible silicon platforms with customizable IP,” said Don Faria, senior vice president, Altera Communication and Broadcast Business Division. “Being the first to deliver an integrated, single source 100G solution allows us to ramp-up quickly to meet market demand for the next-generation optical networks.”
Altera’s EFEC7 and EFEC20 are ultra high gain, hard decision FEC cores that enhance 100G networks and provide the smallest FPGA-based EFEC implementation available in the industry today. The EFEC7 and EFEC20 leverage a Streaming Turbo Product Code BCH code (SPC-BCH) for best in class gain at the standard G.709. At 7 percent and 20 percent overhead ratio respectively, the EFECs provide increased transmission distance and lower transmission power. Altera’s SPC-BCH EFECs efficiently solve the implementation complexity issues associated with 100G data rates.
Learn more about Altera’s OTN solutions at www.altera.com/end-markets/wireline/applications/otn/wil-optical-transport-network.html or view Altera’s EFEC and other product demonstrations in Booth #1551 during OFC/NFOEC 2011 Expo, March 7-9, 2011, in Los Angeles, California, at the Los Angeles Convention Center.
About Altera
Altera® programmable solutions enable system and semiconductor companies to rapidly and cost-effectively innovate, differentiate and win in their markets. Find out more about Altera's FPGA, CPLD and ASIC devices at www.altera.com.
Related Semiconductor IP
- CPRI over OTN Processor
- CPRI over OTN Processor
- CPRI over OTN Processor
- CPRI over OTN Processor
- OTN Processor
Related News
- Efinix® Titanium Ti180 FPGAs Now Available with LPDDR4x Memory, Delivering High-Speed, Energy Efficient Solutions for Space-Saving Intelligent Systems
- Xiphera and iWave Partner to deliver secure solutions on Altera FPGAs
- TES offers PKCS IP Core for System-on-Chip (SoC) Designs
- Lightmatter and GUC Partner to Produce Co-Packaged Optics (CPO) Solutions for AI Hyperscalers
Latest News
- Crypto Quantique and Attopsemi Unite PUF and I-fuse® OTP technology to Deliver Zero-Overhead Device Enrollment on FinFET Technology
- Arasan Announces immediate availability of its UFS 5.0 Host controller IP
- Bolt Graphics Completes Tape-Out of Test Chip for Its High-Performance Zeus GPU, A Major Milestone in Reducing Computing Costs By 17x
- NEO Semiconductor Demonstrates 3D X-DRAM Proof-of-Concept, Secures Strategic Investment to Advance AI Memory
- M31 Collaborates with TSMC to Achieve Tapeout of eUSB2V2 on N2P Process, Advancing Design IP Ecosystem