Set- top box SoC ready for high-speed demands
Set- top box SoC ready for high-speed demands
By Daniel Eiref, Director of Set-Top Marketing, Consumer Products Group, ATI Technologies Inc., Markham, Ontario, EE Times
December 18, 2001 (1:16 p.m. EST)
URL: http://www.eetimes.com/story/OEG20011218S0051
The European Multimedia Home Platform (MHP) defines a generic interface between interactive digital applications and the computers or set-top-box terminals on which those applications execute. This Java-based interface decouples different providers' applications from the specific hardware and software details of various MHP terminal implementations. It enables digital content providers to address all types of terminals ranging from low-end to high-end set-top boxes, integrated digital TV sets and multimedia PCs. But it will require a great number of graphics Mips to decode. At its heart, MHP is simply a common application programming interface that is completely independent of the hardware platform it is running on. The open-standard MHP platform will alter existing software platforms by combining them into one, upon which it will be possible to author content once and run it anywhere. Enhanced broadcasts, interactive broadcasts and Internet content from different providers can be accessed through a single device such as a set-top box or interactive digital television. MHP is expected to enable a horizontal market for content, applications and services environments over multiple delivery mechanisms (cable, satellite, terrestrial and so on). In the United States, CableLabs, the standards-setting body for cable modems and similar equipment, has adopted MHP as the open standard for cable set-tops in North America. The business implications for linking the broadcasting and Internet worlds are enormous, as exciting new content spreads. According to Cahners In-Stat Group, the total network set-top-box market is estimated to grow from 47 million units in 2000 to 114 million in 2005. At the core of the MHP is a platform known as DVB-J. This includes a virtual machine as defined in the Java Virtual Machine specification from Sun Microsystems Inc. A number of software packages provide generic APIs to a wide range of features of the platform, and MHP applications access the platform only by means of these specified APIs. MHP implementations are required to perform a mapping between the specified APIs and the underlying resources and system software. While the MHP extends the existing digital video broadcast (DVB) standards for broadcast and interactive services in all transmission networks, including satellite, cable, terrestrial and microwave, it will demand an enormous amount of processing power. ATI Technologies recently launched an integrated system-on-chip for set-top boxes and digital TVs that supports the Multimedia Home Platform specification. The chip can be designed into a wide range of devices, including digital cable, satellite, terrestrial and DSL set-top boxes, digital TVs, home media gateways and wireless TV-enabled Web pads. In addition to Europe's MHP, the ATI chip supports a variety of other broadcast, conditional-access and video formats, including the worldwide DVB standard, the U.S. Advanced Television Systems Committee sta ndard and Japan's Broadcast Satellite Digital standard. The ATI Xilleon is built around a 300-MHz, 32-bit MIPS core. It integrates into a single chip the MIPS CPU, graphics, video, audio, PCI, hard-disk-drive controller and USB capabilities. The integration saves space, power and cost. The MIPS architecture, something of a de facto standard in set-top boxes, is supported by a variety of embedded operating systems, including Windows CE, Linux and VxWorks. A 300-MHz clock speed makes a big difference when running MHP applications and executing Java applets in real-time. While processor speeds and memory sizes depend on the size and complexity of resident applications, the cost of an MHP implementation can be heavy even if part of the program code is divided into flash memory or ROM. According to digital TV principals like Sony, Philips and Nokia, an MHP implementation can make use of at least a 200-MHz processor and 32 Mbytes of memory to serve the application.
Related Semiconductor IP
- RISC-V CPU IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
Related News
- Shanghai Zhaoxin Semiconductor Co., Ltd. licenses Dolphin Integration ultra dense audio DAC for its next generation of Set Top Box
- Shanghai Zhaoxin Semiconductor Co., Ltd. licenses Dolphin Integration ultra dense audio DAC for its next generation of Set Top Box
- Arteris IP FlexNoC Interconnect Used by NationalChip for Set Top Box (STB) Chips
- NXP To Show The First Fully Integrated 45nm Set Top Box SoC Based On ARM Cortex–A9 Processors
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers