HiSilicon Boosts Productivity Deploying Advanced Cadence Simulator
Using the Accelerated Parallel Simulator within the Cadence Virtuoso IC Design Environment, the Chinese ASIC Provider Gets Faster, More Dependable Verification
SAN JOSE, Calif., 18 Jul 2011
Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that Chinaâs HiSilicon Technologies Co., Ltd. achieved dramatic results in its verification flow using the Cadence® Virtuoso® Accelerated Parallel Simulator. HiSilicon uses the award-winning simulator to verify its complex ASICs. Used by the worldâs leading analog design teams, the Accelerated Parallel Simulator can dramatically speed design cycles while delivering more complete simulation coverage to guard against bugs.
âWe recognized the need to conduct faster and more thorough verification of our advanced designs, such as PLLs and ADCs,â said XiaoWei Wang, director of HiSiliconâs Analog Design Department. âCompared to baseline results from the Cadence Spectre® Circuit Simulator, the Accelerated Parallel Simulator has provided from three to 24 times speed-up on various circuits with different CPU configurations, greatly enhancing our simulation capability for large post-layout verification. In general, the Accelerated Parallel Simulator has improved the efficiency of our design verification flow up to 40 percent, exceeding our expectations. Its seamless integration into the Virtuoso IC 6.1 unified custom/analog flow has allowed our engineers to cut the design cycle while increasing simulation coverage.â
Headquartered in Shenzhen, HiSilicon provides ASICs and solutions for communications networks and digital media. These ASICs are widely used in over 100 countries and regions around the world. HiSilicon has design divisions located in Beijing, Shanghai, Silicon Valley (USA) and Sweden.
âThe Cadence Virtuoso Accelerated Parallel Simulator delivers next-generation SPICE-accurate simulation that enables design teams to speed the validation process while increasing their confidence that they will achieve first-pass silicon success,â said David Desharnais, group director, product marketing, Silicon Realization at Cadence. âBy deploying the product within the framework of the Virtuoso flow, design teams like HiSiliconâs get a custom/analog flow from front-end design to verification that lets them move forward efficiently without risking quality.â
The Virtuoso Accelerated Parallel Simulator supports the EDA360 vision by helping ensure design intent is maintained through broad foundry support, model and circuit qualification. Unified design intent is integral to successful and efficient Silicon Realization, one of the key tenets of EDA360.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
Related Semiconductor IP
- Specialized Video Processing NPU IP for SR, NR, Demosaic, AI ISP, Object Detection, Semantic Segmentation
- Ultra-Low-Power Temperature/Voltage Monitor
- Multi-channel Ultra Ethernet TSS Transform Engine
- Configurable CPU tailored precisely to your needs
- Ultra high-performance low-power ADC
Related News
- Cadence and Samsung Foundry Accelerate Chip Innovation for Advanced AI and 3D-IC Applications
- Cadence Partners with TSMC to Power Next-Generation Innovations Using AI Flows and IP for TSMC Advanced Nodes and 3DFabric
- Cadence Announces $200 Million Accelerated Share Repurchase Agreement
- DB GlobalChip Deploys Cadence's Spectre FX and AMS Designer, Accelerating IP Verification by 2X
Latest News
- JEDEC® Announces Updates to Universal Flash Storage (UFS) and Memory Interface Standards
- SambaNova Abandons Intel Acquisition, Raises Funding Instead
- Tensor and Arm partner to deliver AI-defined compute foundation for world’s first personal robocar
- 10xEngineers and Andes Enable High-Performance AI Compilation for RISC-V AX46MPV Cores
- GUC Announces Tape-out of UCIe 64G IP on TSMC N3P Technology