Cadence Design Tools Certified for TSMC 16nm FinFET Process and for TSMC 20nm Process
SAN JOSE, Calif., 29 May 2013 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, announced today that several of its system-on-chip development tools have achieved version 0.1 of design rule manual (DRM) and SPICE model tool certification for TSMCâs 16-nanometer FinFET process. The completion of the early stage tool certification milestone means advanced node customers can start developing designs and leveraging the lower power and higher performance benefits required for next-generation mobile platforms.
The tool certification serves as the foundation of design infrastructure for 16-nanometer FinFET technology. The certified Cadence® tools are Spectre, Liberate, Virtuoso®, Encounter® Digital Implementation (EDI) System, Encounter Timing System, Virtuoso Power System, Encounter Power System, Physical Verification System and QRC Extraction. Several Cadence design IP offerings are also available for customer test chips at this advanced node.
Additionally, TSMC has certified the production-ready Cadence design flow for its 20-nanometer manufacturing process. Customers can now take full advantage of the Cadence solution to reap the speed, power and area benefits of this advanced node.
The full tool chain was certified at 20 nanometers through the design of an ARM® Cortex®-A9 processor, and is the first integrated tool certification for TSMC 20SoC process technology. The Cadence tools used are Virtuoso, EDI System, Encounter Timing System, Encounter Power System, Virtuoso Power System, Physical Verification System and QRC Extraction.
âVertical collaboration at the earliest possible stages of solution development is key to delivering co-optimized solutions,â said Dr. Chi-Ping Hsu, senior vice president of research and development, Silicon Realization Group at Cadence. âTSMCâs certification of Cadence tools for 16-nanometer FinFET and 20-nanometer design underscores our joint commitment to working with our customers to help ensure their success.â
âOur early DRM & SPICE certification, achieved through TSMCâs Open Innovation Platform® collaboration model, informs design teams that they can confidently use these Cadence tools for early development of high-performance, low-power 16-nanometer FinFET designs,â said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. âAnd the certification of the Cadence tools for 20SoC indicates their readiness for this advanced technology process.â
Todayâs announcement complements the first ARM Cortex-A57 64-bit processor implemented in FinFET technology, also developed using Cadence technology. Cadence and TSMC also recently announced their collaboration on 16 nanometers.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of todayâs integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com
Related Semiconductor IP
- Multi-channel Ultra Ethernet TSS Transform Engine
- Configurable CPU tailored precisely to your needs
- Ultra high-performance low-power ADC
- HiFi iQ DSP
- CXL 4 Verification IP
Related News
- eMemory Announces Industry's First 16nm FinFET Compact (FFC) Process Verified OTP Silicon IP
- Cadence Announces DDR4 and LPDDR4 IP Achieve 3200 Mbps on TSMC 16nm FinFET Plus Process
- Credo 16-nm 28G and 56G PAM-4 SerDes Now Available on TSMC FinFET Compact Process
- Sidense Demonstrates Successful 1T-OTP Operation in TSMC 16nm FinFET Process
Latest News
- proteanTecs and Gubo Technologies Collaborate to Deliver Unified Analytics Solution for Advanced Semiconductor Systems
- Cadence Completes Acquisition of Hexagon’s Design and Engineering Business, Advancing Leadership in Physical AI and Multiphysics
- TES Launches its µEngine: Parallel CPU System for Deterministic Real-Time HDL Applications
- PQShield becomes ST Authorized Partner
- sensiBel Licenses Sofics’ Advanced ESD Solutions for their Studio-quality MEMS Microphone Technology