Cadence Quantus QRC Extraction Solution Certified for TSMC 16nm FinFET
SAN JOSE, Calif., 14 Jul 2014 - Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that TSMC has certified Cadence Quantus QRC Extraction solution for TSMC 16nm FinFET. Cadence Quantus QRC Extraction Solution successfully passed TSMC’s rigorous parasitic extraction certification requirements to achieve best-in-class accuracy against the foundry golden data for FinFET technology.
At 16nm, there are new modeling challenges, including the introduction of FinFET 3D device structures, with more complex parameters for parasitic capacitance and resistance. These challenges require the highest accuracy in signoff extraction. Quantus QRC Extraction solution is able to meet these challenges using its robust modeling infrastructure to deliver the highest accuracy models, and produce the smallest netlist to enable faster simulation and characterization runtimes.
“The certification of Quantus QRC Extraction solution by TSMC is the result of close collaboration between both companies’ R&D teams to accurately model complex parasitic effects to address the new challenge of FinFET devices,” said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. “We are delighted to see Quantus QRC Extraction delivers the solution for FinFET designs that meet TSMC’s certification requirements and will continue our collaboration with Cadence on future technologies.”
“With Quantus QRC Extraction solution, our customers can reduce their design closure turnaround time by removing the extraction performance bottleneck in the digital and custom/analog electrical signoff flow,” said Anirudh Devgan, senior vice president of the Digital & Signoff Group at Cadence. “With the introduction of this new extraction solution and certification by TSMC at 16nm FinFET designs, Cadence now offers a significantly differentiated solution for digital, and custom/analog designs.”
Quantus QRC Extraction solution was introduced by Cadence today. For more information on Quantus QRC Extraction solution, visit www.cadence.com/news/quantusqrc.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available here.
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related News
- Cadence Announces Next-Generation Quantus QRC Extraction Solution, Delivering Best-in-Class Performance and Accuracy
- Ricoh Cuts Parasitic Extraction Design Closure Time in Half Using Cadence Quantus QRC Extraction Solution
- Mikron Licenses Cadence Physical Verification System and QRC Extraction Solutions for 90 nm IC Design Flow
- eMemory Announces Industry's First 16nm FinFET Compact (FFC) Process Verified OTP Silicon IP
Latest News
- BrainChip Provides Low-Power Neuromorphic Processing for Quantum Ventura’s Cyberthreat Intelligence Tool
- Ultra Accelerator Link Consortium (UALink) Welcomes Alibaba, Apple and Synopsys to Board of Directors
- CAST to Enter the Post-Quantum Cryptography Era with New KiviPQC-KEM IP Core
- InPsytech Announces Finalization of UCIe IP Design, Driving Breakthroughs in High-Speed Transmission Technology
- Arm Announces Appointment of Eric Hayes as Executive Vice President, Operations